blob: 3d96938eabac6cce4f932c4434d2bf14e07d743a [file] [log] [blame]
Alex89e50d92017-02-06 19:17:34 -08001
2config BITBANGMII
3 bool "Bit-banged ethernet MII management channel support"
4
Tom Rini8b084372022-03-21 21:33:31 -04005config BITBANGMII_MULTI
6 bool "Enable the multi bus support"
7 depends on BITBANGMII
8
Alex89e50d92017-02-06 19:17:34 -08009config MV88E6352_SWITCH
10 bool "Marvell 88E6352 switch support"
11
12menuconfig PHYLIB
13 bool "Ethernet PHY (physical media interface) support"
Michal Simek5647da02018-02-06 13:23:52 +010014 depends on NET
Alex89e50d92017-02-06 19:17:34 -080015 help
16 Enable Ethernet PHY (physical media interface) support.
17
18if PHYLIB
19
Joe Hershberger46b7bd12018-03-30 11:52:16 -050020config PHY_ADDR_ENABLE
21 bool "Limit phy address"
22 default y if ARCH_SUNXI
23 help
24 Select this if you want to control which phy address is used
25
26if PHY_ADDR_ENABLE
Stefan Mavrodieve3ee5f52018-02-02 15:53:38 +020027config PHY_ADDR
28 int "PHY address"
29 default 1 if ARCH_SUNXI
30 default 0
31 help
32 The address of PHY on MII bus. Usually in range of 0 to 31.
Joe Hershberger46b7bd12018-03-30 11:52:16 -050033endif
Stefan Mavrodieve3ee5f52018-02-02 15:53:38 +020034
Florian Fainelli01b4ade2017-12-09 14:59:54 -080035config B53_SWITCH
36 bool "Broadcom BCM53xx (RoboSwitch) Ethernet switch PHY support."
37 help
38 Enable support for Broadcom BCM53xx (RoboSwitch) Ethernet switches.
39 This currently supports BCM53125 and similar models.
40
41if B53_SWITCH
42
43config B53_CPU_PORT
44 int "CPU port"
45 default 8
46
47config B53_PHY_PORTS
48 hex "Bitmask of PHY ports"
49
50endif # B53_SWITCH
51
Alex89e50d92017-02-06 19:17:34 -080052config MV88E61XX_SWITCH
Anatolij Gustschinb8b1a9e2019-10-27 01:14:41 +020053 bool "Marvell MV88E61xx Ethernet switch PHY support."
Alex89e50d92017-02-06 19:17:34 -080054
Tim Harveyc2cc9d42017-03-17 07:29:51 -070055if MV88E61XX_SWITCH
56
57config MV88E61XX_CPU_PORT
58 int "CPU Port"
59
60config MV88E61XX_PHY_PORTS
61 hex "Bitmask of PHY Ports"
62
63config MV88E61XX_FIXED_PORTS
64 hex "Bitmask of PHYless serdes Ports"
Tom Rini537e1c42023-01-10 11:19:40 -050065 default 0x0
66 help
67 These are ports without PHYs that may be wired directly to other
68 serdes interfaces
Tim Harveyc2cc9d42017-03-17 07:29:51 -070069
70endif # MV88E61XX_SWITCH
71
Alex89e50d92017-02-06 19:17:34 -080072config PHYLIB_10G
73 bool "Generic 10G PHY support"
74
Nate Drudea9521ea2022-04-08 11:28:14 -050075config PHY_ADIN
76 bool "Analog Devices Industrial Ethernet PHYs"
77 help
78 Add support for configuring RGMII on Analog Devices ADIN PHYs.
79
Jeremy Gebbene662c0d2018-09-18 15:49:36 -060080menuconfig PHY_AQUANTIA
Alex89e50d92017-02-06 19:17:34 -080081 bool "Aquantia Ethernet PHYs support"
Jeremy Gebbenabe3edf2018-09-18 15:49:35 -060082 select PHY_GIGE
83 select PHYLIB_10G
Alex89e50d92017-02-06 19:17:34 -080084
Jeremy Gebbene662c0d2018-09-18 15:49:36 -060085config PHY_AQUANTIA_UPLOAD_FW
86 bool "Aquantia firmware loading support"
Jeremy Gebbene662c0d2018-09-18 15:49:36 -060087 depends on PHY_AQUANTIA
88 help
89 Aquantia PHYs use firmware which can be either loaded automatically
90 from storage directly attached to the phy or loaded by the boot loader
91 via MDIO commands. The firmware is loaded from a file, specified by
92 the PHY_AQUANTIA_FW_PART and PHY_AQUANTIA_FW_NAME options.
93
94config PHY_AQUANTIA_FW_PART
95 string "Aquantia firmware partition"
96 depends on PHY_AQUANTIA_UPLOAD_FW
97 help
98 Partition containing the firmware file.
99
100config PHY_AQUANTIA_FW_NAME
101 string "Aquantia firmware filename"
102 depends on PHY_AQUANTIA_UPLOAD_FW
103 help
104 Firmware filename.
105
Alex89e50d92017-02-06 19:17:34 -0800106config PHY_ATHEROS
107 bool "Atheros Ethernet PHYs support"
108
Simon Glassc70cbff2023-02-22 09:34:18 -0700109config SPL_PHY_ATHEROS
110 bool "Atheros Ethernet PHYs support (SPL)"
111
Alex89e50d92017-02-06 19:17:34 -0800112config PHY_BROADCOM
113 bool "Broadcom Ethernet PHYs support"
114
115config PHY_CORTINA
116 bool "Cortina Ethernet PHYs support"
117
Meenakshi Aggarwalf5ddc842020-10-29 19:16:15 +0530118config SYS_CORTINA_NO_FW_UPLOAD
119 bool "Cortina firmware loading support"
Meenakshi Aggarwalf5ddc842020-10-29 19:16:15 +0530120 depends on PHY_CORTINA
121 help
122 Cortina phy has provision to store phy firmware in attached dedicated
123 EEPROM. And boards designed with such EEPROM does not require firmware
124 upload.
125
Tom Rini0b0342f2019-11-26 17:32:43 -0500126choice
127 prompt "Location of the Cortina firmware"
128 default SYS_CORTINA_FW_IN_NOR
129 depends on PHY_CORTINA
130
131config SYS_CORTINA_FW_IN_MMC
132 bool "Cortina firmware in MMC"
133
134config SYS_CORTINA_FW_IN_NAND
135 bool "Cortina firmware in NAND flash"
136
137config SYS_CORTINA_FW_IN_NOR
138 bool "Cortina firmware in NOR flash"
139
140config SYS_CORTINA_FW_IN_REMOTE
141 bool "Cortina firmware in remote device"
142
143config SYS_CORTINA_FW_IN_SPIFLASH
144 bool "Cortina firmware in SPI flash"
145
146endchoice
147
Kuldeep Singh016965f2021-08-10 11:20:07 +0530148config CORTINA_FW_ADDR
149 hex "Cortina Firmware Address"
150 depends on PHY_CORTINA && !SYS_CORTINA_NO_FW_UPLOAD
151 default 0x0
152
153config CORTINA_FW_LENGTH
154 hex "Cortina Firmware Length"
155 depends on PHY_CORTINA && !SYS_CORTINA_NO_FW_UPLOAD
156 default 0x40000
157
Abbie Chang556872f2021-01-14 13:34:12 -0800158config PHY_CORTINA_ACCESS
159 bool "Cortina Access Ethernet PHYs support"
160 default y
161 depends on CORTINA_NI_ENET
162 help
163 Cortina Access Ethernet PHYs init process
164
Alex89e50d92017-02-06 19:17:34 -0800165config PHY_DAVICOM
166 bool "Davicom Ethernet PHYs support"
167
168config PHY_ET1011C
169 bool "LSI TruePHY ET1011C support"
170
171config PHY_LXT
172 bool "LXT971 Ethernet PHY support"
173
174config PHY_MARVELL
175 bool "Marvell Ethernet PHYs support"
176
Marek Vasut1ac4e192023-03-19 18:08:10 +0100177config PHY_MARVELL_10G
178 bool "Marvell Alaska 10Gbit PHYs"
179 help
180 Support for the Marvell Alaska MV88X3310 and compatible PHYs.
181
Neil Armstrong7a4c90d2017-10-18 10:02:10 +0200182config PHY_MESON_GXL
183 bool "Amlogic Meson GXL Internal PHY support"
184
Alex89e50d92017-02-06 19:17:34 -0800185config PHY_MICREL
186 bool "Micrel Ethernet PHYs support"
Philipp Tomsich00c33612017-03-26 18:50:23 +0200187 help
188 Enable support for the GbE PHYs manufactured by Micrel (now
James Byrnebc292c22019-03-06 12:48:27 +0000189 a part of Microchip). This includes drivers for the KSZ804, KSZ8031,
190 KSZ8051, KSZ8081, KSZ8895, KSZ886x and KSZ8721 (if "Micrel KSZ8xxx
191 family support" is selected) and the KSZ9021 and KSZ9031 (if "Micrel
192 KSZ90x1 family support" is selected).
Philipp Tomsich00c33612017-03-26 18:50:23 +0200193
194if PHY_MICREL
195
196config PHY_MICREL_KSZ9021
Alexandru Gagniuc4c69ccb2017-07-07 11:37:00 -0700197 bool
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700198 select PHY_MICREL_KSZ90X1
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700199
Philipp Tomsich00c33612017-03-26 18:50:23 +0200200config PHY_MICREL_KSZ9031
Alexandru Gagniuc4c69ccb2017-07-07 11:37:00 -0700201 bool
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700202 select PHY_MICREL_KSZ90X1
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700203
204config PHY_MICREL_KSZ90X1
205 bool "Micrel KSZ90x1 family support"
206 select PHY_GIGE
207 help
208 Enable support for the Micrel KSZ9021 and KSZ9031 GbE PHYs. If
209 enabled, the extended register read/write for KSZ90x1 PHYs
210 is supported through the 'mdio' command and any RGMII signal
211 delays configured in the device tree will be applied to the
212 PHY during initialization.
213
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700214config PHY_MICREL_KSZ8XXX
215 bool "Micrel KSZ8xxx family support"
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700216 help
James Byrnebc292c22019-03-06 12:48:27 +0000217 Enable support for the 8000 series 10/100 PHYs manufactured by Micrel
Alexandru Gagniuc757bb672017-07-07 11:36:57 -0700218 (now a part of Microchip). This includes drivers for the KSZ804,
219 KSZ8031, KSZ8051, KSZ8081, KSZ8895, KSZ886x, and KSZ8721.
220
Philipp Tomsich00c33612017-03-26 18:50:23 +0200221endif # PHY_MICREL
Alex89e50d92017-02-06 19:17:34 -0800222
Yanhong Wang1d6c3412023-06-15 17:36:42 +0800223config PHY_MOTORCOMM
224 tristate "Motorcomm PHYs"
225 help
226 Enables support for Motorcomm network PHYs.
Nicolas Frattarolif08686a2023-08-05 12:35:01 +0200227 Currently supports the YT8511 and YT8531 Gigabit Ethernet PHYs.
Yanhong Wang1d6c3412023-06-15 17:36:42 +0800228
John Haechtenee253f92016-12-09 22:15:17 +0000229config PHY_MSCC
230 bool "Microsemi Corp Ethernet PHYs support"
231
Alex89e50d92017-02-06 19:17:34 -0800232config PHY_NATSEMI
233 bool "National Semiconductor Ethernet PHYs support"
234
Radu Pirea (NXP OSS)f2d36cb2021-06-18 21:58:30 +0300235config PHY_NXP_C45_TJA11XX
236 tristate "NXP C45 TJA11XX PHYs"
237 help
238 Enable support for NXP C45 TJA11XX PHYs.
239 Currently supports only the TJA1103 PHY.
240
Michael Trimarchi80ba4362022-04-12 10:31:37 -0300241config PHY_NXP_TJA11XX
242 bool "NXP TJA11XX Ethernet PHYs support"
243 help
244 Currently supports the NXP TJA1100 and TJA1101 PHY.
245
Alex89e50d92017-02-06 19:17:34 -0800246config PHY_REALTEK
247 bool "Realtek Ethernet PHYs support"
248
249config RTL8211X_PHY_FORCE_MASTER
250 bool "Ethernet PHY RTL8211x: force 1000BASE-T master mode"
251 depends on PHY_REALTEK
252 help
253 Force master mode for 1000BASE-T on RTl8211x PHYs (except for RTL8211F).
254 This can work around link stability and data corruption issues on gigabit
255 links which can occur in slave mode on certain PHYs, e.g. on the
256 RTL8211C(L).
257
258 Please note that two directly connected devices (i.e. via crossover cable)
259 will not be able to establish a link between each other if they both force
260 master mode. Multiple devices forcing master mode when connected by a
261 network switch do not pose a problem as the switch configures its affected
262 ports into slave mode.
263
264 This option only affects gigabit links. If you must establish a direct
265 connection between two devices which both force master mode, try forcing
266 the link speed to 100MBit/s.
267
268 If unsure, say N.
269
Carlo Caionecf93d022019-01-24 08:54:37 +0000270config RTL8211F_PHY_FORCE_EEE_RXC_ON
271 bool "Ethernet PHY RTL8211F: do not stop receiving the xMII clock during LPI"
272 depends on PHY_REALTEK
Carlo Caionecf93d022019-01-24 08:54:37 +0000273 help
274 The IEEE 802.3az-2010 (EEE) standard provides a protocol to coordinate
275 transitions to/from a lower power consumption level (Low Power Idle
276 mode) based on link utilization. When no packets are being
277 transmitted, the system goes to Low Power Idle mode to save power.
278
279 Under particular circumstances this setting can cause issues where
280 the PHY is unable to transmit or receive any packet when in LPI mode.
281 The problem is caused when the PHY is configured to stop receiving
282 the xMII clock while it is signaling LPI. For some PHYs the bit
283 configuring this behavior is set by the Linux kernel, causing the
284 issue in U-Boot on reboot if the PHY retains the register value.
285
286 Default n, which means that the PHY state is not changed. To work
287 around the issues, change this setting to y.
288
Amit Singh Tomar4f21b2a2020-05-09 19:55:11 +0530289config RTL8201F_PHY_S700_RMII_TIMINGS
290 bool "Ethernet PHY RTL8201F: adjust RMII Tx Interface timings"
291 depends on PHY_REALTEK
292 help
293 This provides an option to configure specific timing requirements (needed
294 for proper PHY operations) for the PHY module present on ACTION SEMI S700
295 based cubieboard7. Exact timing requiremnets seems to be SoC specific
296 (and it's undocumented) that comes from vendor code itself.
297
Alex89e50d92017-02-06 19:17:34 -0800298config PHY_SMSC
299 bool "Microchip(SMSC) Ethernet PHYs support"
300
301config PHY_TERANETICS
302 bool "Teranetics Ethernet PHYs support"
303
304config PHY_TI
305 bool "Texas Instruments Ethernet PHYs support"
Dan Murphy8b8d73a2020-05-04 16:14:39 -0500306 ---help---
307 Adds PHY registration support for TI PHYs.
308
309config PHY_TI_DP83867
310 select PHY_TI
311 bool "Texas Instruments Ethernet DP83867 PHY support"
312 ---help---
313 Adds support for the TI DP83867 1Gbit PHY.
Alex89e50d92017-02-06 19:17:34 -0800314
Dominic Rath11147e02021-12-22 08:57:46 +0100315config PHY_TI_DP83869
316 select PHY_TI
317 bool "Texas Instruments Ethernet DP83869 PHY support"
318 ---help---
319 Adds support for the TI DP83869 1Gbit PHY.
320
Dan Murphy3434cd72020-05-04 16:14:40 -0500321config PHY_TI_GENERIC
322 select PHY_TI
323 bool "Texas Instruments Generic Ethernet PHYs support"
324 ---help---
325 Adds support for Generic TI PHYs that don't need special handling but
326 the PHY name is associated with a PHY ID.
327
Alex89e50d92017-02-06 19:17:34 -0800328config PHY_VITESSE
329 bool "Vitesse Ethernet PHYs support"
330
331config PHY_XILINX
332 bool "Xilinx Ethernet PHYs support"
333
Siva Durga Prasad Paladugud5c4e1e2018-11-27 11:49:11 +0530334config PHY_XILINX_GMII2RGMII
335 bool "Xilinx GMII to RGMII Ethernet PHYs support"
336 help
337 This adds support for Xilinx GMII to RGMII IP core. This IP acts
338 as bridge between MAC connected over GMII and external phy that
339 is connected over RGMII interface.
340
Tim Harveyf7a72432022-11-17 13:27:09 -0800341config PHY_XWAY
342 bool "Intel XWAY PHY support"
343 help
344 This adds support for the Intel XWAY (formerly Lantiq) Gbe PHYs.
345
Michal Simek488eec52022-02-23 15:45:42 +0100346config PHY_ETHERNET_ID
347 bool "Read ethernet PHY id"
348 depends on DM_GPIO
349 default y if ZYNQ_GEM
350 help
351 Enable this config to read ethernet phy id from the phy node of DT
352 and create a phy device using id.
353
Hannes Schmelzerda494602017-03-23 15:11:43 +0100354config PHY_FIXED
355 bool "Fixed-Link PHY"
Hannes Schmelzerda494602017-03-23 15:11:43 +0100356 help
357 Fixed PHY is used for having a 'fixed-link' to another MAC with a direct
358 connection (MII, RGMII, ...).
359 There is nothing like autoneogation and so
360 on, the link is always up with fixed speed and fixed duplex-setting.
361 More information: doc/device-tree-bindings/net/fixed-link.txt
362
Samuel Mendoza-Jonas2325c442019-06-18 11:37:17 +1000363config PHY_NCSI
364 bool "NC-SI based PHY"
Samuel Mendoza-Jonas2325c442019-06-18 11:37:17 +1000365
Alex89e50d92017-02-06 19:17:34 -0800366endif #PHYLIB
Tom Rini6c851512022-03-18 08:38:26 -0400367
Tom Rini33ae6a72022-07-23 13:05:10 -0400368config FSL_MEMAC
369 bool "NXP mEMAC PHY support"
370
371config SYS_MEMAC_LITTLE_ENDIAN
372 bool "mEMAC is access in little endian mode"
373 depends on FSL_MEMAC || FSL_LS_MDIO
374
Tom Rini6c851512022-03-18 08:38:26 -0400375config PHY_RESET_DELAY
376 int "Extra delay after reset before MII register access"
377 default 0
378 help
379 Some PHYs need extra delay after reset before any MII register access
380 is possible. For such PHY, set this option to the usec delay
381 required.