blob: 6a0e9719b8a49cb354b46ed711350e2bb47a2293 [file] [log] [blame]
Chin Liang Seecca9f452013-12-30 18:26:14 -06001/*
2 * (C) Copyright 2013 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Chin Liang Seecca9f452013-12-30 18:26:14 -06008#include <asm/arch/clock_manager.h>
9#include <asm/arch/system_manager.h>
Marek Vasutae66f3c2015-11-30 20:41:04 +010010#include <dm.h>
11#include <dwmmc.h>
12#include <errno.h>
13#include <fdtdec.h>
14#include <libfdt.h>
15#include <linux/err.h>
16#include <malloc.h>
17
18DECLARE_GLOBAL_DATA_PTR;
Chin Liang Seecca9f452013-12-30 18:26:14 -060019
20static const struct socfpga_clock_manager *clock_manager_base =
21 (void *)SOCFPGA_CLKMGR_ADDRESS;
22static const struct socfpga_system_manager *system_manager_base =
23 (void *)SOCFPGA_SYSMGR_ADDRESS;
24
Marek Vasutae66f3c2015-11-30 20:41:04 +010025/* socfpga implmentation specific driver private data */
Chin Liang See48e7bf92015-11-26 09:43:43 +080026struct dwmci_socfpga_priv_data {
Marek Vasutae66f3c2015-11-30 20:41:04 +010027 struct dwmci_host host;
28 unsigned int drvsel;
29 unsigned int smplsel;
Chin Liang See48e7bf92015-11-26 09:43:43 +080030};
31
32static void socfpga_dwmci_clksel(struct dwmci_host *host)
33{
34 struct dwmci_socfpga_priv_data *priv = host->priv;
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060035 u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
36 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
Chin Liang Seecca9f452013-12-30 18:26:14 -060037
38 /* Disable SDMMC clock. */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020039 clrbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060040 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
41
Chin Liang See48e7bf92015-11-26 09:43:43 +080042 debug("%s: drvsel %d smplsel %d\n", __func__,
43 priv->drvsel, priv->smplsel);
Dinh Nguyenc4b66c42015-12-02 13:31:33 -060044 writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
Chin Liang Seecca9f452013-12-30 18:26:14 -060045
46 debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
47 readl(&system_manager_base->sdmmcgrp_ctrl));
48
49 /* Enable SDMMC clock */
Pavel Machek91c2f8f2014-07-19 23:57:59 +020050 setbits_le32(&clock_manager_base->per_pll.en,
Chin Liang Seecca9f452013-12-30 18:26:14 -060051 CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
52}
53
Marek Vasutae66f3c2015-11-30 20:41:04 +010054static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
Chin Liang Seecca9f452013-12-30 18:26:14 -060055{
Marek Vasut17497232015-07-25 10:48:14 +020056 /* FIXME: probe from DT eventually too/ */
57 const unsigned long clk = cm_get_mmc_controller_clk_hz();
58
Marek Vasutae66f3c2015-11-30 20:41:04 +010059 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
60 struct dwmci_host *host = &priv->host;
61 int fifo_depth;
Pavel Machek51d21132014-09-08 14:08:45 +020062
63 if (clk == 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010064 printf("DWMMC: MMC clock is zero!");
Marek Vasut17497232015-07-25 10:48:14 +020065 return -EINVAL;
Chin Liang Seecca9f452013-12-30 18:26:14 -060066 }
67
Marek Vasutae66f3c2015-11-30 20:41:04 +010068 fifo_depth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
69 "fifo-depth", 0);
Marek Vasut17497232015-07-25 10:48:14 +020070 if (fifo_depth < 0) {
Marek Vasutae66f3c2015-11-30 20:41:04 +010071 printf("DWMMC: Can't get FIFO depth\n");
Marek Vasut17497232015-07-25 10:48:14 +020072 return -EINVAL;
73 }
74
Marek Vasutae66f3c2015-11-30 20:41:04 +010075 host->name = dev->name;
76 host->ioaddr = (void *)dev_get_addr(dev);
77 host->buswidth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
78 "bus-width", 4);
Chin Liang Seecca9f452013-12-30 18:26:14 -060079 host->clksel = socfpga_dwmci_clksel;
Marek Vasutae66f3c2015-11-30 20:41:04 +010080
81 /*
82 * TODO(sjg@chromium.org): Remove the need for this hack.
83 * We only have one dwmmc block on gen5 SoCFPGA.
84 */
85 host->dev_index = 0;
Marek Vasut17497232015-07-25 10:48:14 +020086 /* Fixed clock divide by 4 which due to the SDMMC wrapper */
Pavel Machek51d21132014-09-08 14:08:45 +020087 host->bus_hz = clk;
Chin Liang Seecca9f452013-12-30 18:26:14 -060088 host->fifoth_val = MSIZE(0x2) |
Marek Vasut17497232015-07-25 10:48:14 +020089 RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
Marek Vasutae66f3c2015-11-30 20:41:04 +010090 priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
91 "drvsel", 3);
92 priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev->of_offset,
93 "smplsel", 0);
Chin Liang See48e7bf92015-11-26 09:43:43 +080094 host->priv = priv;
Chin Liang Seecca9f452013-12-30 18:26:14 -060095
Marek Vasutae66f3c2015-11-30 20:41:04 +010096 return 0;
Chin Liang Seecca9f452013-12-30 18:26:14 -060097}
98
Marek Vasutae66f3c2015-11-30 20:41:04 +010099static int socfpga_dwmmc_probe(struct udevice *dev)
Marek Vasut17497232015-07-25 10:48:14 +0200100{
Marek Vasutae66f3c2015-11-30 20:41:04 +0100101 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
102 struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
103 struct dwmci_host *host = &priv->host;
104 int ret;
Marek Vasut17497232015-07-25 10:48:14 +0200105
Marek Vasutae66f3c2015-11-30 20:41:04 +0100106 ret = add_dwmci(host, host->bus_hz, 400000);
107 if (ret)
108 return ret;
Marek Vasut17497232015-07-25 10:48:14 +0200109
Marek Vasutae66f3c2015-11-30 20:41:04 +0100110 upriv->mmc = host->mmc;
Simon Glass77ca42b2016-05-01 13:52:34 -0600111 host->mmc->dev = dev;
Marek Vasutae66f3c2015-11-30 20:41:04 +0100112
Marek Vasut17497232015-07-25 10:48:14 +0200113 return 0;
114}
115
Marek Vasutae66f3c2015-11-30 20:41:04 +0100116static const struct udevice_id socfpga_dwmmc_ids[] = {
117 { .compatible = "altr,socfpga-dw-mshc" },
118 { }
119};
Marek Vasut17497232015-07-25 10:48:14 +0200120
Marek Vasutae66f3c2015-11-30 20:41:04 +0100121U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
122 .name = "socfpga_dwmmc",
123 .id = UCLASS_MMC,
124 .of_match = socfpga_dwmmc_ids,
125 .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
126 .probe = socfpga_dwmmc_probe,
127 .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
128};