blob: 1b17b51ece94f46d10b777108528ca331e485233 [file] [log] [blame]
Mike Frysinger66c4cf42008-02-04 19:26:55 -05001/* DO NOT EDIT THIS FILE
2 * Automatically generated by generate-def-headers.xsl
3 * DO NOT EDIT THIS FILE
4 */
5
6#ifndef __BFIN_DEF_ADSP_BF561_proc__
7#define __BFIN_DEF_ADSP_BF561_proc__
8
9#include "../mach-common/ADSP-EDN-core_def.h"
10
11#include "../mach-common/ADSP-EDN-DUAL-CORE-extended_def.h"
12
Mike Frysinger66c4cf42008-02-04 19:26:55 -050013#define SICA_SWRST 0xFFC00100
14#define SICA_SYSCR 0xFFC00104
15#define SICA_RVECT 0xFFC00108
16#define SICA_IMASK0 0xFFC0010C
17#define SICA_IMASK1 0xFFC00110
18#define SICA_ISR0 0xFFC00114
19#define SICA_ISR1 0xFFC00118
20#define SICA_IWR0 0xFFC0011C
21#define SICA_IWR1 0xFFC00120
22#define SICA_IAR0 0xFFC00124
23#define SICA_IAR1 0xFFC00128
24#define SICA_IAR2 0xFFC0012C
25#define SICA_IAR3 0xFFC00130
26#define SICA_IAR4 0xFFC00134
27#define SICA_IAR5 0xFFC00138
28#define SICA_IAR6 0xFFC0013C
29#define SICA_IAR7 0xFFC00140
30#define SICB_SWRST 0xFFC01100
31#define SICB_SYSCR 0xFFC01104
32#define SICB_RVECT 0xFFC01108
33#define SICB_IMASK0 0xFFC0110C
34#define SICB_IMASK1 0xFFC01110
35#define SICB_ISR0 0xFFC01114
36#define SICB_ISR1 0xFFC01118
37#define SICB_IWR0 0xFFC0111C
38#define SICB_IWR1 0xFFC01120
39#define SICB_IAR0 0xFFC01124
40#define SICB_IAR1 0xFFC01128
41#define SICB_IAR2 0xFFC0112C
42#define SICB_IAR3 0xFFC01130
43#define SICB_IAR4 0xFFC01134
44#define SICB_IAR5 0xFFC01138
45#define SICB_IAR6 0xFFC0113C
46#define SICB_IAR7 0xFFC01140
47#define PPI0_CONTROL 0xFFC01000
48#define PPI0_STATUS 0xFFC01004
49#define PPI0_DELAY 0xFFC0100C
50#define PPI0_COUNT 0xFFC01008
51#define PPI0_FRAME 0xFFC01010
52#define PPI1_CONTROL 0xFFC01300
53#define PPI1_STATUS 0xFFC01304
54#define PPI1_DELAY 0xFFC0130C
55#define PPI1_COUNT 0xFFC01308
56#define PPI1_FRAME 0xFFC01310
Mike Frysinger66c4cf42008-02-04 19:26:55 -050057#define UART_THR 0xFFC00400
58#define UART_RBR 0xFFC00400
59#define UART_DLL 0xFFC00400
60#define UART_DLH 0xFFC00404
61#define UART_IER 0xFFC00404
62#define UART_IIR 0xFFC00408
63#define UART_LCR 0xFFC0040C
64#define UART_MCR 0xFFC00410
65#define UART_LSR 0xFFC00414
66#define UART_MSR 0xFFC00418
67#define UART_SCR 0xFFC0041C
68#define UART_GCTL 0xFFC00424
69#define UART_GBL 0xFFC00424
70#define EBIU_AMGCTL 0xFFC00A00
71#define EBIU_AMBCTL0 0xFFC00A04
72#define EBIU_AMBCTL1 0xFFC00A08
73#define EBIU_SDGCTL 0xFFC00A10
74#define EBIU_SDBCTL 0xFFC00A14
75#define EBIU_SDRRC 0xFFC00A18
76#define EBIU_SDSTAT 0xFFC00A1C
77#define L1_INST_SRAM 0xFFA00000 /* 0xFFA00000 -> 0xFFA03FFF Instruction Bank A SRAM */
78#define L1_INST_SRAM_SIZE (0xFFA03FFF - 0xFFA00000 + 1)
79#define L1_INST_SRAM_END (L1_INST_SRAM + L1_INST_SRAM_SIZE)
80#define L1_SRAM_SCRATCH 0xFFB00000 /* 0xFFB00000 -> 0xFFB00FFF Scratchpad SRAM */
81#define L1_SRAM_SCRATCH_SIZE (0xFFB00FFF - 0xFFB00000 + 1)
82#define L1_SRAM_SCRATCH_END (L1_SRAM_SCRATCH + L1_SRAM_SCRATCH_SIZE)
83#define SYSMMR_BASE 0xFFC00000 /* 0xFFC00000 -> 0xFFFFFFFF MMR registers */
84#define SYSMMR_BASE_SIZE (0xFFFFFFFF - 0xFFC00000 + 1)
85#define SYSMMR_BASE_END (SYSMMR_BASE + SYSMMR_BASE_SIZE)
86
87#endif /* __BFIN_DEF_ADSP_BF561_proc__ */