blob: 0d9fa220e922ed9009b8a6aca5cf3d9ffe383c0e [file] [log] [blame]
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05301/**
2 * io.h - DesignWare USB3 DRD IO Header
3 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05304 * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +05305 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Kishon Vijay Abraham Id1e431a2015-02-23 18:39:52 +05309 * Taken from Linux Kernel v3.19-rc1 (drivers/usb/dwc3/io.h) and ported
10 * to uboot.
11 *
12 * commit 2c4cbe6e5a : usb: dwc3: add tracepoints to aid debugging
13 *
14 * SPDX-License-Identifier: GPL-2.0
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053015 *
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053016 */
17
18#ifndef __DRIVERS_USB_DWC3_IO_H
19#define __DRIVERS_USB_DWC3_IO_H
20
Kishon Vijay Abraham Ic2b77b62015-02-23 18:39:54 +053021#include <asm/io.h>
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053022
Kishon Vijay Abraham Ic7bdfe32015-02-23 18:40:13 +053023#define CACHELINE_SIZE CONFIG_SYS_CACHELINE_SIZE
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053024static inline u32 dwc3_readl(void __iomem *base, u32 offset)
25{
Michal Simek698cd6f2015-10-30 16:24:06 +010026 unsigned long offs = offset - DWC3_GLOBALS_REGS_START;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053027 u32 value;
28
29 /*
30 * We requested the mem region starting from the Globals address
31 * space, see dwc3_probe in core.c.
32 * However, the offsets are given starting from xHCI address space.
33 */
34 value = readl(base + offs);
35
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053036 return value;
37}
38
39static inline void dwc3_writel(void __iomem *base, u32 offset, u32 value)
40{
Michal Simek698cd6f2015-10-30 16:24:06 +010041 unsigned long offs = offset - DWC3_GLOBALS_REGS_START;
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053042
43 /*
44 * We requested the mem region starting from the Globals address
45 * space, see dwc3_probe in core.c.
46 * However, the offsets are given starting from xHCI address space.
47 */
48 writel(value, base + offs);
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053049}
50
Kishon Vijay Abraham Ic7bdfe32015-02-23 18:40:13 +053051static inline void dwc3_flush_cache(int addr, int length)
52{
53 flush_dcache_range(addr, addr + ROUND(length, CACHELINE_SIZE));
54}
Kishon Vijay Abraham I1530fe32015-02-23 18:39:50 +053055#endif /* __DRIVERS_USB_DWC3_IO_H */