blob: cdd6dfacedb64c1a221c85d021a47d807e38436f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasutffdd4662013-04-28 09:20:03 +00002/*
3 * Freescale i.MX23/i.MX28 LCDIF driver
4 *
5 * Copyright (C) 2011-2013 Marek Vasut <marex@denx.de>
Marek Vasutffdd4662013-04-28 09:20:03 +00006 */
7#include <common.h>
Giulio Benettif14d0002020-04-08 17:10:13 +02008#include <clk.h>
Igor Opaniukf5abe402019-06-04 00:05:59 +03009#include <dm.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Simon Glass9bc15642020-02-03 07:36:16 -070011#include <dm/device_compat.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030012#include <linux/errno.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000013#include <malloc.h>
Igor Opaniukf5abe402019-06-04 00:05:59 +030014#include <video.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000015#include <video_fb.h>
16
Marek Vasutffdd4662013-04-28 09:20:03 +000017#include <asm/arch/clock.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030018#include <asm/arch/imx-regs.h>
Marek Vasutffdd4662013-04-28 09:20:03 +000019#include <asm/arch/sys_proto.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020020#include <asm/mach-imx/dma.h>
Igor Opaniuke2a8b182019-06-04 00:05:57 +030021#include <asm/io.h>
Marek Vasut8f15b5d2013-07-30 23:37:54 +020022
Marek Vasutffdd4662013-04-28 09:20:03 +000023#include "videomodes.h"
24
25#define PS2KHZ(ps) (1000000000UL / (ps))
Igor Opaniukf5abe402019-06-04 00:05:59 +030026#define HZ2PS(hz) (1000000000UL / ((hz) / 1000))
Marek Vasutffdd4662013-04-28 09:20:03 +000027
Igor Opaniukf5abe402019-06-04 00:05:59 +030028#define BITS_PP 18
29#define BYTES_PP 4
30
Marek Vasut8f15b5d2013-07-30 23:37:54 +020031struct mxs_dma_desc desc;
Marek Vasutffdd4662013-04-28 09:20:03 +000032
Marek Vasutcd701a12013-07-30 23:37:53 +020033/**
34 * mxsfb_system_setup() - Fine-tune LCDIF configuration
35 *
36 * This function is used to adjust the LCDIF configuration. This is usually
37 * needed when driving the controller in System-Mode to operate an 8080 or
38 * 6800 connected SmartLCD.
39 */
40__weak void mxsfb_system_setup(void)
41{
42}
43
Marek Vasutffdd4662013-04-28 09:20:03 +000044/*
Marek Vasutec58ab22017-04-05 13:31:01 +020045 * ARIES M28EVK:
Marek Vasutffdd4662013-04-28 09:20:03 +000046 * setenv videomode
47 * video=ctfb:x:800,y:480,depth:18,mode:0,pclk:30066,
48 * le:0,ri:256,up:0,lo:45,hs:1,vs:1,sync:100663296,vmode:0
Fabio Estevama2824192013-05-10 09:14:11 +000049 *
50 * Freescale mx23evk/mx28evk with a Seiko 4.3'' WVGA panel:
51 * setenv videomode
52 * video=ctfb:x:800,y:480,depth:24,mode:0,pclk:29851,
53 * le:89,ri:164,up:23,lo:10,hs:10,vs:10,sync:0,vmode:0
Marek Vasutffdd4662013-04-28 09:20:03 +000054 */
55
Giulio Benettif14d0002020-04-08 17:10:13 +020056static void mxs_lcd_init(struct udevice *dev, u32 fb_addr,
Giulio Benettiac6d7f12020-04-08 17:10:15 +020057 struct display_timing *timings, int bpp)
Marek Vasutffdd4662013-04-28 09:20:03 +000058{
59 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
60 uint32_t word_len = 0, bus_width = 0;
61 uint8_t valid_data = 0;
62
Giulio Benettif14d0002020-04-08 17:10:13 +020063#if CONFIG_IS_ENABLED(CLK)
64 struct clk per_clk;
65 int ret;
66
67 ret = clk_get_by_name(dev, "per", &per_clk);
68 if (ret) {
69 dev_err(dev, "Failed to get mxs clk: %d\n", ret);
70 return;
71 }
72
Giulio Benettiac6d7f12020-04-08 17:10:15 +020073 ret = clk_set_rate(&per_clk, timings->pixelclock.typ);
Giulio Benettif14d0002020-04-08 17:10:13 +020074 if (ret < 0) {
75 dev_err(dev, "Failed to set mxs clk: %d\n", ret);
76 return;
77 }
78#else
Fabio Estevam092da182019-11-24 17:37:52 -030079 /* Kick in the LCDIF clock */
Giulio Benettiac6d7f12020-04-08 17:10:15 +020080 mxs_set_lcdclk(MXS_LCDIF_BASE, timings->pixelclock.typ / 1000);
Giulio Benettif14d0002020-04-08 17:10:13 +020081#endif
Fabio Estevam092da182019-11-24 17:37:52 -030082
Marek Vasutffdd4662013-04-28 09:20:03 +000083 /* Restart the LCDIF block */
84 mxs_reset_block(&regs->hw_lcdif_ctrl_reg);
85
86 switch (bpp) {
87 case 24:
88 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
89 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_24BIT;
90 valid_data = 0x7;
91 break;
92 case 18:
93 word_len = LCDIF_CTRL_WORD_LENGTH_24BIT;
94 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT;
95 valid_data = 0x7;
96 break;
97 case 16:
98 word_len = LCDIF_CTRL_WORD_LENGTH_16BIT;
99 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_16BIT;
100 valid_data = 0xf;
101 break;
102 case 8:
103 word_len = LCDIF_CTRL_WORD_LENGTH_8BIT;
104 bus_width = LCDIF_CTRL_LCD_DATABUS_WIDTH_8BIT;
105 valid_data = 0xf;
106 break;
107 }
108
109 writel(bus_width | word_len | LCDIF_CTRL_DOTCLK_MODE |
110 LCDIF_CTRL_BYPASS_COUNT | LCDIF_CTRL_LCDIF_MASTER,
111 &regs->hw_lcdif_ctrl);
112
113 writel(valid_data << LCDIF_CTRL1_BYTE_PACKING_FORMAT_OFFSET,
114 &regs->hw_lcdif_ctrl1);
Marek Vasutcd701a12013-07-30 23:37:53 +0200115
116 mxsfb_system_setup();
117
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200118 writel((timings->vactive.typ << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
119 timings->hactive.typ, &regs->hw_lcdif_transfer_count);
Marek Vasutffdd4662013-04-28 09:20:03 +0000120
121 writel(LCDIF_VDCTRL0_ENABLE_PRESENT | LCDIF_VDCTRL0_ENABLE_POL |
122 LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT |
123 LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT |
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200124 timings->vsync_len.typ, &regs->hw_lcdif_vdctrl0);
125 writel(timings->vback_porch.typ + timings->vfront_porch.typ +
126 timings->vsync_len.typ + timings->vactive.typ,
Marek Vasutffdd4662013-04-28 09:20:03 +0000127 &regs->hw_lcdif_vdctrl1);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200128 writel((timings->hsync_len.typ << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_OFFSET) |
129 (timings->hback_porch.typ + timings->hfront_porch.typ +
130 timings->hsync_len.typ + timings->hactive.typ),
Marek Vasutffdd4662013-04-28 09:20:03 +0000131 &regs->hw_lcdif_vdctrl2);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200132 writel(((timings->hback_porch.typ + timings->hsync_len.typ) <<
Marek Vasutffdd4662013-04-28 09:20:03 +0000133 LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_OFFSET) |
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200134 (timings->vback_porch.typ + timings->vsync_len.typ),
Marek Vasutffdd4662013-04-28 09:20:03 +0000135 &regs->hw_lcdif_vdctrl3);
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200136 writel((0 << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_OFFSET) | timings->hactive.typ,
Marek Vasutffdd4662013-04-28 09:20:03 +0000137 &regs->hw_lcdif_vdctrl4);
138
Igor Opaniuk5fd35532019-06-04 00:05:56 +0300139 writel(fb_addr, &regs->hw_lcdif_cur_buf);
140 writel(fb_addr, &regs->hw_lcdif_next_buf);
Marek Vasutffdd4662013-04-28 09:20:03 +0000141
142 /* Flush FIFO first */
143 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_set);
144
Marek Vasutcd701a12013-07-30 23:37:53 +0200145#ifndef CONFIG_VIDEO_MXS_MODE_SYSTEM
Marek Vasutffdd4662013-04-28 09:20:03 +0000146 /* Sync signals ON */
147 setbits_le32(&regs->hw_lcdif_vdctrl4, LCDIF_VDCTRL4_SYNC_SIGNALS_ON);
Marek Vasutcd701a12013-07-30 23:37:53 +0200148#endif
Marek Vasutffdd4662013-04-28 09:20:03 +0000149
150 /* FIFO cleared */
151 writel(LCDIF_CTRL1_FIFO_CLEAR, &regs->hw_lcdif_ctrl1_clr);
152
153 /* RUN! */
154 writel(LCDIF_CTRL_RUN, &regs->hw_lcdif_ctrl_set);
155}
156
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200157static int mxs_probe_common(struct udevice *dev, struct display_timing *timings,
Giulio Benettif14d0002020-04-08 17:10:13 +0200158 int bpp, u32 fb)
Igor Opaniuk36734922019-06-04 00:05:58 +0300159{
160 /* Start framebuffer */
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200161 mxs_lcd_init(dev, fb, timings, bpp);
Igor Opaniuk36734922019-06-04 00:05:58 +0300162
163#ifdef CONFIG_VIDEO_MXS_MODE_SYSTEM
164 /*
165 * If the LCD runs in system mode, the LCD refresh has to be triggered
166 * manually by setting the RUN bit in HW_LCDIF_CTRL register. To avoid
167 * having to set this bit manually after every single change in the
168 * framebuffer memory, we set up specially crafted circular DMA, which
169 * sets the RUN bit, then waits until it gets cleared and repeats this
170 * infinitelly. This way, we get smooth continuous updates of the LCD.
171 */
172 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
173
174 memset(&desc, 0, sizeof(struct mxs_dma_desc));
175 desc.address = (dma_addr_t)&desc;
176 desc.cmd.data = MXS_DMA_DESC_COMMAND_NO_DMAXFER | MXS_DMA_DESC_CHAIN |
177 MXS_DMA_DESC_WAIT4END |
178 (1 << MXS_DMA_DESC_PIO_WORDS_OFFSET);
179 desc.cmd.pio_words[0] = readl(&regs->hw_lcdif_ctrl) | LCDIF_CTRL_RUN;
180 desc.cmd.next = (uint32_t)&desc.cmd;
181
182 /* Execute the DMA chain. */
183 mxs_dma_circ_start(MXS_DMA_CHANNEL_AHB_APBH_LCDIF, &desc);
184#endif
185
186 return 0;
187}
188
Igor Opaniukf5abe402019-06-04 00:05:59 +0300189static int mxs_remove_common(u32 fb)
Peng Fan5f8dbf52015-10-29 15:54:49 +0800190{
191 struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
192 int timeout = 1000000;
193
Igor Opaniukf5abe402019-06-04 00:05:59 +0300194 if (!fb)
195 return -EINVAL;
Fabio Estevamef84cf62017-02-22 10:40:22 -0300196
Igor Opaniukf5abe402019-06-04 00:05:59 +0300197 writel(fb, &regs->hw_lcdif_cur_buf_reg);
198 writel(fb, &regs->hw_lcdif_next_buf_reg);
Peng Fan5f8dbf52015-10-29 15:54:49 +0800199 writel(LCDIF_CTRL1_VSYNC_EDGE_IRQ, &regs->hw_lcdif_ctrl1_clr);
200 while (--timeout) {
201 if (readl(&regs->hw_lcdif_ctrl1_reg) &
202 LCDIF_CTRL1_VSYNC_EDGE_IRQ)
203 break;
204 udelay(1);
205 }
206 mxs_reset_block((struct mxs_register_32 *)&regs->hw_lcdif_ctrl_reg);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300207
208 return 0;
209}
210
211#ifndef CONFIG_DM_VIDEO
212
213static GraphicDevice panel;
214
215void lcdif_power_down(void)
216{
217 mxs_remove_common(panel.frameAdrs);
Peng Fan5f8dbf52015-10-29 15:54:49 +0800218}
219
Marek Vasutffdd4662013-04-28 09:20:03 +0000220void *video_hw_init(void)
221{
222 int bpp = -1;
Igor Opaniuk36734922019-06-04 00:05:58 +0300223 int ret = 0;
Marek Vasutffdd4662013-04-28 09:20:03 +0000224 char *penv;
Igor Opaniuk36734922019-06-04 00:05:58 +0300225 void *fb = NULL;
Marek Vasutffdd4662013-04-28 09:20:03 +0000226 struct ctfb_res_modes mode;
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200227 struct display_timing timings;
Marek Vasutffdd4662013-04-28 09:20:03 +0000228
229 puts("Video: ");
230
231 /* Suck display configuration from "videomode" variable */
Simon Glass64b723f2017-08-03 12:22:12 -0600232 penv = env_get("videomode");
Marek Vasutffdd4662013-04-28 09:20:03 +0000233 if (!penv) {
Fabio Estevam56147832013-06-26 16:08:13 -0300234 puts("MXSFB: 'videomode' variable not set!\n");
Marek Vasutffdd4662013-04-28 09:20:03 +0000235 return NULL;
236 }
237
238 bpp = video_get_params(&mode, penv);
239
240 /* fill in Graphic device struct */
Igor Opaniuk36734922019-06-04 00:05:58 +0300241 sprintf(panel.modeIdent, "%dx%dx%d", mode.xres, mode.yres, bpp);
Marek Vasutffdd4662013-04-28 09:20:03 +0000242
243 panel.winSizeX = mode.xres;
244 panel.winSizeY = mode.yres;
245 panel.plnSizeX = mode.xres;
246 panel.plnSizeY = mode.yres;
247
248 switch (bpp) {
249 case 24:
250 case 18:
251 panel.gdfBytesPP = 4;
252 panel.gdfIndex = GDF_32BIT_X888RGB;
253 break;
254 case 16:
255 panel.gdfBytesPP = 2;
256 panel.gdfIndex = GDF_16BIT_565RGB;
257 break;
258 case 8:
259 panel.gdfBytesPP = 1;
260 panel.gdfIndex = GDF__8BIT_INDEX;
261 break;
262 default:
263 printf("MXSFB: Invalid BPP specified! (bpp = %i)\n", bpp);
264 return NULL;
265 }
266
267 panel.memSize = mode.xres * mode.yres * panel.gdfBytesPP;
268
269 /* Allocate framebuffer */
Marek Vasutce74fac2013-07-30 23:37:52 +0200270 fb = memalign(ARCH_DMA_MINALIGN,
271 roundup(panel.memSize, ARCH_DMA_MINALIGN));
Marek Vasutffdd4662013-04-28 09:20:03 +0000272 if (!fb) {
273 printf("MXSFB: Error allocating framebuffer!\n");
274 return NULL;
275 }
276
277 /* Wipe framebuffer */
278 memset(fb, 0, panel.memSize);
279
280 panel.frameAdrs = (u32)fb;
281
282 printf("%s\n", panel.modeIdent);
283
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200284 video_ctfb_mode_to_display_timing(&mode, &timings);
285
286 ret = mxs_probe_common(NULL, &timings, bpp, (u32)fb);
Igor Opaniuk36734922019-06-04 00:05:58 +0300287 if (ret)
288 goto dealloc_fb;
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200289
Igor Opaniuk36734922019-06-04 00:05:58 +0300290 return (void *)&panel;
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200291
Igor Opaniuk36734922019-06-04 00:05:58 +0300292dealloc_fb:
293 free(fb);
Marek Vasut8f15b5d2013-07-30 23:37:54 +0200294
Igor Opaniuk36734922019-06-04 00:05:58 +0300295 return NULL;
Marek Vasutffdd4662013-04-28 09:20:03 +0000296}
Igor Opaniukf5abe402019-06-04 00:05:59 +0300297#else /* ifndef CONFIG_DM_VIDEO */
298
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300299static int mxs_of_get_timings(struct udevice *dev,
300 struct display_timing *timings,
301 u32 *bpp)
302{
303 int ret = 0;
304 u32 display_phandle;
305 ofnode display_node;
306
307 ret = ofnode_read_u32(dev_ofnode(dev), "display", &display_phandle);
308 if (ret) {
309 dev_err(dev, "required display property isn't provided\n");
310 return -EINVAL;
311 }
312
313 display_node = ofnode_get_by_phandle(display_phandle);
314 if (!ofnode_valid(display_node)) {
315 dev_err(dev, "failed to find display subnode\n");
316 return -EINVAL;
317 }
318
319 ret = ofnode_read_u32(display_node, "bits-per-pixel", bpp);
320 if (ret) {
321 dev_err(dev,
322 "required bits-per-pixel property isn't provided\n");
323 return -EINVAL;
324 }
325
326 ret = ofnode_decode_display_timing(display_node, 0, timings);
327 if (ret) {
328 dev_err(dev, "failed to get any display timings\n");
329 return -EINVAL;
330 }
331
332 return ret;
333}
334
Igor Opaniukf5abe402019-06-04 00:05:59 +0300335static int mxs_video_probe(struct udevice *dev)
336{
337 struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
338 struct video_priv *uc_priv = dev_get_uclass_priv(dev);
339
Igor Opaniukf5abe402019-06-04 00:05:59 +0300340 struct display_timing timings;
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300341 u32 bpp = 0;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300342 u32 fb_start, fb_end;
343 int ret;
344
345 debug("%s() plat: base 0x%lx, size 0x%x\n",
346 __func__, plat->base, plat->size);
347
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300348 ret = mxs_of_get_timings(dev, &timings, &bpp);
349 if (ret)
350 return ret;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300351
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200352 ret = mxs_probe_common(dev, &timings, bpp, plat->base);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300353 if (ret)
354 return ret;
355
356 switch (bpp) {
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300357 case 32:
Igor Opaniukf5abe402019-06-04 00:05:59 +0300358 case 24:
359 case 18:
360 uc_priv->bpix = VIDEO_BPP32;
361 break;
362 case 16:
363 uc_priv->bpix = VIDEO_BPP16;
364 break;
365 case 8:
366 uc_priv->bpix = VIDEO_BPP8;
367 break;
368 default:
369 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
370 return -EINVAL;
371 }
372
Giulio Benettiac6d7f12020-04-08 17:10:15 +0200373 uc_priv->xsize = timings.hactive.typ;
374 uc_priv->ysize = timings.vactive.typ;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300375
376 /* Enable dcache for the frame buffer */
377 fb_start = plat->base & ~(MMU_SECTION_SIZE - 1);
378 fb_end = plat->base + plat->size;
379 fb_end = ALIGN(fb_end, 1 << MMU_SECTION_SHIFT);
380 mmu_set_region_dcache_behaviour(fb_start, fb_end - fb_start,
381 DCACHE_WRITEBACK);
382 video_set_flush_dcache(dev, true);
Sébastien Szymanskieb9b6a82019-10-21 15:33:04 +0200383 gd->fb_base = plat->base;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300384
385 return ret;
386}
387
388static int mxs_video_bind(struct udevice *dev)
389{
390 struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
391 struct display_timing timings;
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300392 u32 bpp = 0;
393 u32 bytes_pp = 0;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300394 int ret;
395
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300396 ret = mxs_of_get_timings(dev, &timings, &bpp);
397 if (ret)
398 return ret;
399
400 switch (bpp) {
401 case 32:
402 case 24:
403 case 18:
404 bytes_pp = 4;
405 break;
406 case 16:
407 bytes_pp = 2;
408 break;
409 case 8:
410 bytes_pp = 1;
411 break;
412 default:
413 dev_err(dev, "invalid bpp specified (bpp = %i)\n", bpp);
Igor Opaniukf5abe402019-06-04 00:05:59 +0300414 return -EINVAL;
415 }
416
Igor Opaniuk994f49a2019-06-19 11:47:05 +0300417 plat->size = timings.hactive.typ * timings.vactive.typ * bytes_pp;
Igor Opaniukf5abe402019-06-04 00:05:59 +0300418
419 return 0;
420}
421
422static int mxs_video_remove(struct udevice *dev)
423{
424 struct video_uc_platdata *plat = dev_get_uclass_platdata(dev);
425
426 mxs_remove_common(plat->base);
427
428 return 0;
429}
430
431static const struct udevice_id mxs_video_ids[] = {
432 { .compatible = "fsl,imx23-lcdif" },
433 { .compatible = "fsl,imx28-lcdif" },
434 { .compatible = "fsl,imx7ulp-lcdif" },
Giulio Benetti83677312020-04-08 17:10:14 +0200435 { .compatible = "fsl,imxrt-lcdif" },
Igor Opaniukf5abe402019-06-04 00:05:59 +0300436 { /* sentinel */ }
437};
438
439U_BOOT_DRIVER(mxs_video) = {
440 .name = "mxs_video",
441 .id = UCLASS_VIDEO,
442 .of_match = mxs_video_ids,
443 .bind = mxs_video_bind,
444 .probe = mxs_video_probe,
445 .remove = mxs_video_remove,
Anatolij Gustschinf9888f92020-01-25 23:44:56 +0100446 .flags = DM_FLAG_PRE_RELOC | DM_FLAG_OS_PREPARE,
Igor Opaniukf5abe402019-06-04 00:05:59 +0300447};
448#endif /* ifndef CONFIG_DM_VIDEO */