blob: 40c296879791cf4636f5f3025a5c79af476390ee [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hu5b0df8a2015-10-26 19:47:41 +08002/*
3 * Copyright 2015 Freescale Semiconductor
4 *
Mingkai Hu5b0df8a2015-10-26 19:47:41 +08005 */
6
7#ifndef __FSL_CSU_H__
8#define __FSL_CSU_H__
9
10enum csu_cslx_access {
11 CSU_NS_SUP_R = 0x08,
12 CSU_NS_SUP_W = 0x80,
13 CSU_NS_SUP_RW = 0x88,
14 CSU_NS_USER_R = 0x04,
15 CSU_NS_USER_W = 0x40,
16 CSU_NS_USER_RW = 0x44,
17 CSU_S_SUP_R = 0x02,
18 CSU_S_SUP_W = 0x20,
19 CSU_S_SUP_RW = 0x22,
20 CSU_S_USER_R = 0x01,
21 CSU_S_USER_W = 0x10,
22 CSU_S_USER_RW = 0x11,
23 CSU_ALL_RW = 0xff,
24};
25
26struct csu_ns_dev {
Sean Anderson0babf302022-10-17 11:45:12 -040027 u8 ind;
28 u8 val;
Mingkai Hu5b0df8a2015-10-26 19:47:41 +080029};
30
31void enable_layerscape_ns_access(void);
Hou Zhiqiang208c2b22017-07-03 17:51:10 +080032void set_devices_ns_access(unsigned long, u16 val);
Hou Zhiqiangfd43b362016-08-02 19:03:26 +080033void set_pcie_ns_access(int pcie, u16 val);
Mingkai Hu5b0df8a2015-10-26 19:47:41 +080034
35#endif