blob: e50502824aca257da700ef0eabbcee975a594fd8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk2cefd152004-02-08 22:55:38 +00002/*
wdenke65527f2004-02-12 00:47:09 +00003 * (C) Copyright 2002-2004
wdenk2cefd152004-02-08 22:55:38 +00004 * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com
5 *
6 * Copyright (C) 2003 Arabella Software Ltd.
7 * Yuli Barcohen <yuli@arabellasw.com>
wdenk2cefd152004-02-08 22:55:38 +00008 *
wdenke65527f2004-02-12 00:47:09 +00009 * Copyright (C) 2004
10 * Ed Okerson
Stefan Roese12797482006-11-13 13:55:24 +010011 *
12 * Copyright (C) 2006
13 * Tolunay Orkun <listmember@orkun.us>
wdenk2cefd152004-02-08 22:55:38 +000014 */
15
16/* The DEBUG define must be before common to enable debugging */
wdenk2ebee312004-02-23 19:30:57 +000017/* #define DEBUG */
18
Tom Rinidec7ea02024-05-20 13:35:03 -060019#include <config.h>
Simon Glassa73bda42015-11-08 23:47:45 -070020#include <console.h>
Thomas Chou47eae232015-11-07 14:31:08 +080021#include <dm.h>
Simon Glassdb229612019-08-01 09:46:42 -060022#include <env.h>
Thomas Chou47eae232015-11-07 14:31:08 +080023#include <errno.h>
24#include <fdt_support.h>
Simon Glass8e201882020-05-10 11:39:54 -060025#include <flash.h>
Simon Glass97589732020-05-10 11:40:02 -060026#include <init.h>
Simon Glass9b61c7c2019-11-14 12:57:41 -070027#include <irq_func.h>
Simon Glass0f2af882020-05-10 11:40:05 -060028#include <log.h>
Tom Rinidec7ea02024-05-20 13:35:03 -060029#include <time.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060030#include <asm/global_data.h>
wdenk2cefd152004-02-08 22:55:38 +000031#include <asm/processor.h>
Haiying Wangc123a382007-02-21 16:52:31 +010032#include <asm/io.h>
wdenkaeba06f2004-06-09 17:34:58 +000033#include <asm/byteorder.h>
Andrew Gabbasovc1592582013-05-14 12:27:52 -050034#include <asm/unaligned.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060035#include <env_internal.h>
Simon Glassdbd79542020-05-10 11:40:11 -060036#include <linux/delay.h>
Stefan Roese6e83e342009-10-27 15:15:55 +010037#include <mtd/cfi_flash.h>
Jens Scharsig (BuS Elektronik)287a1582012-01-27 09:29:53 +010038#include <watchdog.h>
wdenke537b3b2004-02-23 23:54:43 +000039
wdenk2cefd152004-02-08 22:55:38 +000040/*
Haavard Skinnemoend523e392007-12-13 12:56:28 +010041 * This file implements a Common Flash Interface (CFI) driver for
42 * U-Boot.
43 *
44 * The width of the port and the width of the chips are determined at
45 * initialization. These widths are used to calculate the address for
46 * access CFI data structures.
wdenk2cefd152004-02-08 22:55:38 +000047 *
48 * References
49 * JEDEC Standard JESD68 - Common Flash Interface (CFI)
50 * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes
51 * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets
52 * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet
Stefan Roese12797482006-11-13 13:55:24 +010053 * AMD CFI Specification, Release 2.0 December 1, 2001
54 * AMD/Spansion Application Note: Migration from Single-byte to Three-byte
55 * Device IDs, Publication Number 25538 Revision A, November 8, 2001
wdenk2cefd152004-02-08 22:55:38 +000056 *
Tom Rini6a5dccc2022-11-16 13:10:41 -050057 * Define CFG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between
Heiko Schocher800db312007-01-19 18:05:26 +010058 * reading and writing ... (yes there is such a Hardware).
wdenk2cefd152004-02-08 22:55:38 +000059 */
60
Thomas Chou47eae232015-11-07 14:31:08 +080061DECLARE_GLOBAL_DATA_PTR;
62
Haavard Skinnemoend523e392007-12-13 12:56:28 +010063static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT };
Mike Frysingerc2c093d2010-12-22 09:41:13 -050064#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +010065static uint flash_verbose = 1;
Mike Frysingerc2c093d2010-12-22 09:41:13 -050066#else
67#define flash_verbose 1
68#endif
Wolfgang Denkafa0dd02006-12-27 01:26:13 +010069
Wolfgang Denk9f5fb0f2008-08-08 16:39:54 +020070flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */
71
Jeroen Hofstee4f517e62014-10-08 22:57:23 +020072#ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
73#define __maybe_weak __weak
74#else
75#define __maybe_weak static
76#endif
77
Stefan Roeseab935642010-10-25 18:31:48 +020078/*
79 * 0xffff is an undefined value for the configuration register. When
80 * this value is returned, the configuration register shall not be
81 * written at all (default mode).
82 */
83static u16 cfi_flash_config_reg(int i)
84{
85#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
86 return ((u16 [])CONFIG_SYS_CFI_FLASH_CONFIG_REGS)[i];
87#else
88 return 0xffff;
89#endif
90}
91
Stefan Roesefb9a7302010-08-31 10:00:10 +020092#if defined(CONFIG_SYS_MAX_FLASH_BANKS_DETECT)
Patrick Delaunayedfad172022-01-04 14:23:59 +010093int cfi_flash_num_flash_banks = CFI_MAX_FLASH_BANKS;
Mario Six28f18982018-01-26 14:43:56 +010094#else
95int cfi_flash_num_flash_banks;
Stefan Roesefb9a7302010-08-31 10:00:10 +020096#endif
97
Thomas Chou47eae232015-11-07 14:31:08 +080098#ifdef CONFIG_CFI_FLASH /* for driver model */
99static void cfi_flash_init_dm(void)
100{
101 struct udevice *dev;
102
103 cfi_flash_num_flash_banks = 0;
104 /*
105 * The uclass_first_device() will probe the first device and
106 * uclass_next_device() will probe the rest if they exist. So
107 * that cfi_flash_probe() will get called assigning the base
108 * addresses that are available.
109 */
110 for (uclass_first_device(UCLASS_MTD, &dev);
111 dev;
112 uclass_next_device(&dev)) {
113 }
114}
115
Thomas Chou47eae232015-11-07 14:31:08 +0800116phys_addr_t cfi_flash_bank_addr(int i)
117{
Marek Vasut970940f2017-09-12 19:09:08 +0200118 return flash_info[i].base;
Thomas Chou47eae232015-11-07 14:31:08 +0800119}
120#else
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200121__weak phys_addr_t cfi_flash_bank_addr(int i)
Stefan Roese7e7dda82010-08-30 10:11:51 +0200122{
Tom Rini6a5dccc2022-11-16 13:10:41 -0500123 return ((phys_addr_t [])CFG_SYS_FLASH_BANKS_LIST)[i];
Stefan Roese7e7dda82010-08-30 10:11:51 +0200124}
Thomas Chou47eae232015-11-07 14:31:08 +0800125#endif
Stefan Roese7e7dda82010-08-30 10:11:51 +0200126
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200127__weak unsigned long cfi_flash_bank_size(int i)
Ilya Yanok755c1802010-10-21 17:20:12 +0200128{
Tom Rini6a5dccc2022-11-16 13:10:41 -0500129#ifdef CFG_SYS_FLASH_BANKS_SIZES
130 return ((unsigned long [])CFG_SYS_FLASH_BANKS_SIZES)[i];
Ilya Yanok755c1802010-10-21 17:20:12 +0200131#else
132 return 0;
133#endif
134}
Ilya Yanok755c1802010-10-21 17:20:12 +0200135
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200136__maybe_weak void flash_write8(u8 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100137{
138 __raw_writeb(value, addr);
139}
140
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200141__maybe_weak void flash_write16(u16 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100142{
143 __raw_writew(value, addr);
144}
145
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200146__maybe_weak void flash_write32(u32 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100147{
148 __raw_writel(value, addr);
149}
150
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200151__maybe_weak void flash_write64(u64 value, void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100152{
153 /* No architectures currently implement __raw_writeq() */
154 *(volatile u64 *)addr = value;
155}
156
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200157__maybe_weak u8 flash_read8(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100158{
159 return __raw_readb(addr);
160}
161
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200162__maybe_weak u16 flash_read16(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100163{
164 return __raw_readw(addr);
165}
166
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200167__maybe_weak u32 flash_read32(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100168{
169 return __raw_readl(addr);
170}
171
Jeroen Hofstee4f517e62014-10-08 22:57:23 +0200172__maybe_weak u64 flash_read64(void *addr)
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100173{
174 /* No architectures currently implement __raw_readq() */
175 return *(volatile u64 *)addr;
176}
177
wdenk2cefd152004-02-08 22:55:38 +0000178/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000179 */
Mario Sixbc762c12018-01-26 14:43:54 +0100180#if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || \
Vignesh Raghavendra5b9d8002019-10-23 13:30:00 +0530181 (defined(CONFIG_SYS_MONITOR_BASE) && \
Tom Rini6a5dccc2022-11-16 13:10:41 -0500182 (CONFIG_SYS_MONITOR_BASE >= CFG_SYS_FLASH_BASE))
Marek Vasuta26162d2017-08-20 17:20:00 +0200183static flash_info_t *flash_get_info(ulong base)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200184{
185 int i;
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900186 flash_info_t *info;
wdenk2cefd152004-02-08 22:55:38 +0000187
Patrick Delaunay6c5f5602022-01-04 14:23:58 +0100188 for (i = 0; i < CFI_FLASH_BANKS; i++) {
Masahiro Yamada44049f32013-05-17 14:50:36 +0900189 info = &flash_info[i];
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200190 if (info->size && info->start[0] <= base &&
191 base <= info->start[0] + info->size - 1)
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900192 return info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200193 }
wdenk2cefd152004-02-08 22:55:38 +0000194
Masahiro Yamadac663b9a2013-05-17 14:50:37 +0900195 return NULL;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200196}
wdenk2cefd152004-02-08 22:55:38 +0000197#endif
198
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100199unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect)
200{
201 if (sect != (info->sector_count - 1))
202 return info->start[sect + 1] - info->start[sect];
203 else
204 return info->start[0] + info->size - info->start[sect];
205}
206
wdenke65527f2004-02-12 00:47:09 +0000207/*-----------------------------------------------------------------------
208 * create an address based on the offset and the port width
209 */
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100210static inline void *
Mario Six88f439f2018-01-26 14:43:32 +0100211flash_map(flash_info_t *info, flash_sect_t sect, uint offset)
wdenke65527f2004-02-12 00:47:09 +0000212{
Stefan Roese70a90b72013-04-12 19:04:54 +0200213 unsigned int byte_offset = offset * info->portwidth;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100214
Jagannadha Sutradharudu Tekicb99a772021-02-26 08:51:49 +0100215 return (void *)(info->start[sect] + (byte_offset << info->chip_lsb));
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100216}
217
218static inline void flash_unmap(flash_info_t *info, flash_sect_t sect,
Mario Sixdde85502018-01-26 14:43:55 +0100219 unsigned int offset, void *addr)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100220{
wdenke65527f2004-02-12 00:47:09 +0000221}
222
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200223/*-----------------------------------------------------------------------
224 * make a proper sized command based on the port and chip widths
225 */
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200226static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200227{
228 int i;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400229 int cword_offset;
230 int cp_offset;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500231#if defined(__LITTLE_ENDIAN) || defined(CFG_SYS_WRITE_SWAPPED_DATA)
Sebastian Siewiord528cd62008-07-16 20:04:49 +0200232 u32 cmd_le = cpu_to_le32(cmd);
233#endif
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400234 uchar val;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200235 uchar *cp = (uchar *) cmdbuf;
236
Mario Sixe2c07462018-01-26 14:43:33 +0100237 for (i = info->portwidth; i > 0; i--) {
Mario Sixa828c1e2018-01-26 14:43:36 +0100238 cword_offset = (info->portwidth - i) % info->chipwidth;
Tom Rini6a5dccc2022-11-16 13:10:41 -0500239#if defined(__LITTLE_ENDIAN) || defined(CFG_SYS_WRITE_SWAPPED_DATA)
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400240 cp_offset = info->portwidth - i;
Mario Sixae0b9c72018-01-26 14:43:34 +0100241 val = *((uchar *)&cmd_le + cword_offset);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200242#else
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400243 cp_offset = i - 1;
Mario Sixae0b9c72018-01-26 14:43:34 +0100244 val = *((uchar *)&cmd + sizeof(u32) - cword_offset - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200245#endif
Sebastian Siewior7746ed82008-07-15 13:35:23 +0200246 cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val;
Vasiliy Leoenenkoc47c0d42008-05-07 21:24:44 +0400247 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200248}
249
wdenk2cefd152004-02-08 22:55:38 +0000250#ifdef DEBUG
wdenke65527f2004-02-12 00:47:09 +0000251/*-----------------------------------------------------------------------
252 * Debug support
253 */
Mario Sixfa290692018-01-26 14:43:31 +0100254static void print_longlong(char *str, unsigned long long data)
wdenk2cefd152004-02-08 22:55:38 +0000255{
256 int i;
257 char *cp;
wdenke65527f2004-02-12 00:47:09 +0000258
Mario Sixa828c1e2018-01-26 14:43:36 +0100259 cp = (char *)&data;
wdenke65527f2004-02-12 00:47:09 +0000260 for (i = 0; i < 8; i++)
Mario Sixfa290692018-01-26 14:43:31 +0100261 sprintf(&str[i * 2], "%2.2x", *cp++);
wdenk2cefd152004-02-08 22:55:38 +0000262}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200263
Mario Sixfa290692018-01-26 14:43:31 +0100264static void flash_printqry(struct cfi_qry *qry)
wdenke65527f2004-02-12 00:47:09 +0000265{
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100266 u8 *p = (u8 *)qry;
wdenke65527f2004-02-12 00:47:09 +0000267 int x, y;
268
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100269 for (x = 0; x < sizeof(struct cfi_qry); x += 16) {
270 debug("%02x : ", x);
271 for (y = 0; y < 16; y++)
272 debug("%2.2x ", p[x + y]);
273 debug(" ");
wdenke65527f2004-02-12 00:47:09 +0000274 for (y = 0; y < 16; y++) {
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100275 unsigned char c = p[x + y];
Mario Sixc7e359e2018-01-26 14:43:37 +0100276
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100277 if (c >= 0x20 && c <= 0x7e)
278 debug("%c", c);
279 else
280 debug(".");
wdenke65527f2004-02-12 00:47:09 +0000281 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +0100282 debug("\n");
wdenke65527f2004-02-12 00:47:09 +0000283 }
284}
wdenk2cefd152004-02-08 22:55:38 +0000285#endif
286
wdenk2cefd152004-02-08 22:55:38 +0000287/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000288 * read a character at a port width address
289 */
Mario Six88f439f2018-01-26 14:43:32 +0100290static inline uchar flash_read_uchar(flash_info_t *info, uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000291{
292 uchar *cp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100293 uchar retval;
wdenke65527f2004-02-12 00:47:09 +0000294
Mario Sixfa290692018-01-26 14:43:31 +0100295 cp = flash_map(info, 0, offset);
Tom Rini6a5dccc2022-11-16 13:10:41 -0500296#if defined(__LITTLE_ENDIAN) || defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100297 retval = flash_read8(cp);
wdenke65527f2004-02-12 00:47:09 +0000298#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100299 retval = flash_read8(cp + info->portwidth - 1);
wdenke65527f2004-02-12 00:47:09 +0000300#endif
Mario Sixfa290692018-01-26 14:43:31 +0100301 flash_unmap(info, 0, offset, cp);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100302 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000303}
304
305/*-----------------------------------------------------------------------
Tor Krill7f2a3052008-03-28 11:29:10 +0100306 * read a word at a port width address, assume 16bit bus
307 */
Mario Six88f439f2018-01-26 14:43:32 +0100308static inline ushort flash_read_word(flash_info_t *info, uint offset)
Tor Krill7f2a3052008-03-28 11:29:10 +0100309{
310 ushort *addr, retval;
311
Mario Sixfa290692018-01-26 14:43:31 +0100312 addr = flash_map(info, 0, offset);
313 retval = flash_read16(addr);
314 flash_unmap(info, 0, offset, addr);
Tor Krill7f2a3052008-03-28 11:29:10 +0100315 return retval;
316}
317
Tor Krill7f2a3052008-03-28 11:29:10 +0100318/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +0100319 * read a long word by picking the least significant byte of each maximum
wdenk2cefd152004-02-08 22:55:38 +0000320 * port size word. Swap for ppc format.
321 */
Mario Six88f439f2018-01-26 14:43:32 +0100322static ulong flash_read_long (flash_info_t *info, flash_sect_t sect,
Haavard Skinnemoen670a3232007-12-13 12:56:29 +0100323 uint offset)
wdenk2cefd152004-02-08 22:55:38 +0000324{
wdenke65527f2004-02-12 00:47:09 +0000325 uchar *addr;
326 ulong retval;
327
328#ifdef DEBUG
329 int x;
330#endif
Mario Sixfa290692018-01-26 14:43:31 +0100331 addr = flash_map(info, sect, offset);
wdenk2cefd152004-02-08 22:55:38 +0000332
wdenke65527f2004-02-12 00:47:09 +0000333#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +0100334 debug("long addr is at %p info->portwidth = %d\n", addr,
Mario Sixdde85502018-01-26 14:43:55 +0100335 info->portwidth);
Mario Sixcbe41ca2018-01-26 14:43:38 +0100336 for (x = 0; x < 4 * info->portwidth; x++)
Mario Sixfa290692018-01-26 14:43:31 +0100337 debug("addr[%x] = 0x%x\n", x, flash_read8(addr + x));
wdenke65527f2004-02-12 00:47:09 +0000338#endif
Tom Rini6a5dccc2022-11-16 13:10:41 -0500339#if defined(__LITTLE_ENDIAN) || defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100340 retval = ((flash_read8(addr) << 16) |
341 (flash_read8(addr + info->portwidth) << 24) |
342 (flash_read8(addr + 2 * info->portwidth)) |
343 (flash_read8(addr + 3 * info->portwidth) << 8));
wdenke65527f2004-02-12 00:47:09 +0000344#else
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100345 retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) |
346 (flash_read8(addr + info->portwidth - 1) << 16) |
347 (flash_read8(addr + 4 * info->portwidth - 1) << 8) |
348 (flash_read8(addr + 3 * info->portwidth - 1)));
wdenke65527f2004-02-12 00:47:09 +0000349#endif
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100350 flash_unmap(info, sect, offset, addr);
351
wdenke65527f2004-02-12 00:47:09 +0000352 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000353}
354
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200355/*
356 * Write a proper sized command to the correct address
Michael Schwingen73d044d2007-12-07 23:35:02 +0100357 */
Marek Vasuta26162d2017-08-20 17:20:00 +0200358static void flash_write_cmd(flash_info_t *info, flash_sect_t sect,
359 uint offset, u32 cmd)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100360{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100361 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200362 cfiword_t cword;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100363
Mario Sixfa290692018-01-26 14:43:31 +0100364 addr = flash_map(info, sect, offset);
365 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200366 switch (info->portwidth) {
367 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100368 debug("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd,
Mario Sixdde85502018-01-26 14:43:55 +0100369 cword.w8, info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100370 flash_write8(cword.w8, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200371 break;
372 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100373 debug("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr,
Mario Sixdde85502018-01-26 14:43:55 +0100374 cmd, cword.w16,
375 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100376 flash_write16(cword.w16, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200377 break;
378 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100379 debug("fwc addr %p cmd %x %8.8x 32bit x %d bit\n", addr,
Mario Sixdde85502018-01-26 14:43:55 +0100380 cmd, cword.w32,
381 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ryan Harkin316870c2015-10-23 16:50:51 +0100382 flash_write32(cword.w32, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200383 break;
384 case FLASH_CFI_64BIT:
385#ifdef DEBUG
386 {
387 char str[20];
Haavard Skinnemoend523e392007-12-13 12:56:28 +0100388
Mario Sixfa290692018-01-26 14:43:31 +0100389 print_longlong(str, cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200390
Mario Sixfa290692018-01-26 14:43:31 +0100391 debug("fwrite addr %p cmd %x %s 64 bit x %d bit\n",
Mario Sixdde85502018-01-26 14:43:55 +0100392 addr, cmd, str,
393 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100394 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200395#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100396 flash_write64(cword.w64, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200397 break;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100398 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200399
400 /* Ensure all the instructions are fully finished */
401 sync();
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100402
403 flash_unmap(info, sect, offset, addr);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100404}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200405
Mario Six88f439f2018-01-26 14:43:32 +0100406static void flash_unlock_seq(flash_info_t *info, flash_sect_t sect)
Michael Schwingen73d044d2007-12-07 23:35:02 +0100407{
Mario Sixfa290692018-01-26 14:43:31 +0100408 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START);
409 flash_write_cmd(info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK);
Michael Schwingen73d044d2007-12-07 23:35:02 +0100410}
Michael Schwingen73d044d2007-12-07 23:35:02 +0100411
412/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000413 */
Mario Sixdde85502018-01-26 14:43:55 +0100414static int flash_isequal(flash_info_t *info, flash_sect_t sect, uint offset,
415 uchar cmd)
wdenk2cefd152004-02-08 22:55:38 +0000416{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100417 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200418 cfiword_t cword;
419 int retval;
wdenk2cefd152004-02-08 22:55:38 +0000420
Mario Sixfa290692018-01-26 14:43:31 +0100421 addr = flash_map(info, sect, offset);
422 flash_make_cmd(info, cmd, &cword);
Stefan Roeseefef95b2006-04-01 13:41:03 +0200423
Mario Sixfa290692018-01-26 14:43:31 +0100424 debug("is= cmd %x(%c) addr %p ", cmd, cmd, addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200425 switch (info->portwidth) {
426 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100427 debug("is= %x %x\n", flash_read8(addr), cword.w8);
Ryan Harkin316870c2015-10-23 16:50:51 +0100428 retval = (flash_read8(addr) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200429 break;
430 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100431 debug("is= %4.4x %4.4x\n", flash_read16(addr), cword.w16);
Ryan Harkin316870c2015-10-23 16:50:51 +0100432 retval = (flash_read16(addr) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200433 break;
434 case FLASH_CFI_32BIT:
Mario Sixfa290692018-01-26 14:43:31 +0100435 debug("is= %8.8x %8.8x\n", flash_read32(addr), cword.w32);
Ryan Harkin316870c2015-10-23 16:50:51 +0100436 retval = (flash_read32(addr) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200437 break;
438 case FLASH_CFI_64BIT:
439#ifdef DEBUG
440 {
441 char str1[20];
442 char str2[20];
Michael Schwingen73d044d2007-12-07 23:35:02 +0100443
Mario Sixfa290692018-01-26 14:43:31 +0100444 print_longlong(str1, flash_read64(addr));
445 print_longlong(str2, cword.w64);
446 debug("is= %s %s\n", str1, str2);
wdenk2cefd152004-02-08 22:55:38 +0000447 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200448#endif
Ryan Harkin316870c2015-10-23 16:50:51 +0100449 retval = (flash_read64(addr) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200450 break;
451 default:
452 retval = 0;
453 break;
454 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100455 flash_unmap(info, sect, offset, addr);
456
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200457 return retval;
458}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200459
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200460/*-----------------------------------------------------------------------
461 */
Mario Sixdde85502018-01-26 14:43:55 +0100462static int flash_isset(flash_info_t *info, flash_sect_t sect, uint offset,
463 uchar cmd)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200464{
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100465 void *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200466 cfiword_t cword;
467 int retval;
Stefan Roeseefef95b2006-04-01 13:41:03 +0200468
Mario Sixfa290692018-01-26 14:43:31 +0100469 addr = flash_map(info, sect, offset);
470 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200471 switch (info->portwidth) {
472 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100473 retval = ((flash_read8(addr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200474 break;
475 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100476 retval = ((flash_read16(addr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200477 break;
478 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100479 retval = ((flash_read32(addr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200480 break;
481 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100482 retval = ((flash_read64(addr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200483 break;
484 default:
485 retval = 0;
486 break;
487 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100488 flash_unmap(info, sect, offset, addr);
489
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200490 return retval;
491}
Stefan Roeseefef95b2006-04-01 13:41:03 +0200492
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200493/*-----------------------------------------------------------------------
494 */
Mario Sixdde85502018-01-26 14:43:55 +0100495static int flash_toggle(flash_info_t *info, flash_sect_t sect, uint offset,
496 uchar cmd)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200497{
Mario Sixf4bab852018-01-26 14:43:49 +0100498 u8 *addr;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200499 cfiword_t cword;
500 int retval;
wdenke85b7a52004-10-10 22:16:06 +0000501
Mario Sixfa290692018-01-26 14:43:31 +0100502 addr = flash_map(info, sect, offset);
503 flash_make_cmd(info, cmd, &cword);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200504 switch (info->portwidth) {
505 case FLASH_CFI_8BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200506 retval = flash_read8(addr) != flash_read8(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200507 break;
508 case FLASH_CFI_16BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200509 retval = flash_read16(addr) != flash_read16(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200510 break;
511 case FLASH_CFI_32BIT:
Stefan Roesecff2b492008-06-16 10:40:02 +0200512 retval = flash_read32(addr) != flash_read32(addr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200513 break;
514 case FLASH_CFI_64BIT:
Mario Sixe2c07462018-01-26 14:43:33 +0100515 retval = ((flash_read32(addr) != flash_read32(addr)) ||
Mario Sixa828c1e2018-01-26 14:43:36 +0100516 (flash_read32(addr + 4) != flash_read32(addr + 4)));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200517 break;
518 default:
519 retval = 0;
520 break;
521 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100522 flash_unmap(info, sect, offset, addr);
523
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200524 return retval;
wdenk2cefd152004-02-08 22:55:38 +0000525}
526
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200527/*
528 * flash_is_busy - check to see if the flash is busy
529 *
530 * This routine checks the status of the chip and returns true if the
531 * chip is busy.
wdenk2cefd152004-02-08 22:55:38 +0000532 */
Mario Six88f439f2018-01-26 14:43:32 +0100533static int flash_is_busy(flash_info_t *info, flash_sect_t sect)
wdenk5c71a7a2005-05-16 15:23:22 +0000534{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200535 int retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000536
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200537 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400538 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200539 case CFI_CMDSET_INTEL_STANDARD:
540 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +0100541 retval = !flash_isset(info, sect, 0, FLASH_STATUS_DONE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200542 break;
543 case CFI_CMDSET_AMD_STANDARD:
544 case CFI_CMDSET_AMD_EXTENDED:
545#ifdef CONFIG_FLASH_CFI_LEGACY
546 case CFI_CMDSET_AMD_LEGACY:
547#endif
Marek Vasut9b718472017-09-12 19:09:31 +0200548 if (info->sr_supported) {
Mario Sixfa290692018-01-26 14:43:31 +0100549 flash_write_cmd(info, sect, info->addr_unlock1,
Mario Sixdde85502018-01-26 14:43:55 +0100550 FLASH_CMD_READ_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +0100551 retval = !flash_isset(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +0100552 FLASH_STATUS_DONE);
Marek Vasut9b718472017-09-12 19:09:31 +0200553 } else {
Mario Sixfa290692018-01-26 14:43:31 +0100554 retval = flash_toggle(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +0100555 AMD_STATUS_TOGGLE);
Marek Vasut9b718472017-09-12 19:09:31 +0200556 }
557
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200558 break;
559 default:
560 retval = 0;
wdenk5c71a7a2005-05-16 15:23:22 +0000561 }
Mario Six9355d552018-01-26 14:43:40 +0100562 debug("%s: %d\n", __func__, retval);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200563 return retval;
wdenk5c71a7a2005-05-16 15:23:22 +0000564}
565
566/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200567 * wait for XSR.7 to be set. Time out with an error if it does not.
568 * This routine does not set the flash to read-array mode.
wdenk5c71a7a2005-05-16 15:23:22 +0000569 */
Mario Six88f439f2018-01-26 14:43:32 +0100570static int flash_status_check(flash_info_t *info, flash_sect_t sector,
Mario Sixdde85502018-01-26 14:43:55 +0100571 ulong tout, char *prompt)
wdenk2cefd152004-02-08 22:55:38 +0000572{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200573 ulong start;
wdenk2cefd152004-02-08 22:55:38 +0000574
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200575#if CONFIG_SYS_HZ != 1000
Mario Sixbc762c12018-01-26 14:43:54 +0100576 /* Avoid overflow for large HZ */
Renato Andreolaac6693d2010-03-24 23:00:47 +0800577 if ((ulong)CONFIG_SYS_HZ > 100000)
Mario Sixbc762c12018-01-26 14:43:54 +0100578 tout *= (ulong)CONFIG_SYS_HZ / 1000;
Renato Andreolaac6693d2010-03-24 23:00:47 +0800579 else
580 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200581#endif
wdenk2cefd152004-02-08 22:55:38 +0000582
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200583 /* Wait for command completion */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500584#ifdef CFG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800585 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000586#endif
Mario Sixfa290692018-01-26 14:43:31 +0100587 start = get_timer(0);
Stefan Roese80877fa2022-09-02 14:10:46 +0200588 schedule();
Mario Sixfa290692018-01-26 14:43:31 +0100589 while (flash_is_busy(info, sector)) {
590 if (get_timer(start) > tout) {
591 printf("Flash %s timeout at address %lx data %lx\n",
Mario Sixdde85502018-01-26 14:43:55 +0100592 prompt, info->start[sector],
593 flash_read_long(info, sector, 0));
Mario Sixfa290692018-01-26 14:43:31 +0100594 flash_write_cmd(info, sector, 0, info->cmd_reset);
Stefan Roese70a90b72013-04-12 19:04:54 +0200595 udelay(1);
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200596 return FL_ERR_TIMEOUT;
wdenk2cefd152004-02-08 22:55:38 +0000597 }
Mario Sixfa290692018-01-26 14:43:31 +0100598 udelay(1); /* also triggers watchdog */
wdenk2cefd152004-02-08 22:55:38 +0000599 }
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200600 return FL_ERR_OK;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200601}
wdenk2cefd152004-02-08 22:55:38 +0000602
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200603/*-----------------------------------------------------------------------
604 * Wait for XSR.7 to be set, if it times out print an error, otherwise
605 * do a full status check.
606 *
607 * This routine sets the flash to read-array mode.
608 */
Mario Six88f439f2018-01-26 14:43:32 +0100609static int flash_full_status_check(flash_info_t *info, flash_sect_t sector,
Mario Sixdde85502018-01-26 14:43:55 +0100610 ulong tout, char *prompt)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200611{
612 int retcode;
wdenk2cefd152004-02-08 22:55:38 +0000613
Mario Sixfa290692018-01-26 14:43:31 +0100614 retcode = flash_status_check(info, sector, tout, prompt);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200615 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400616 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200617 case CFI_CMDSET_INTEL_EXTENDED:
618 case CFI_CMDSET_INTEL_STANDARD:
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200619 if (retcode == FL_ERR_OK &&
Mario Sixdde85502018-01-26 14:43:55 +0100620 !flash_isset(info, sector, 0, FLASH_STATUS_DONE)) {
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200621 retcode = FL_ERR_INVAL;
Mario Sixfa290692018-01-26 14:43:31 +0100622 printf("Flash %s error at address %lx\n", prompt,
Mario Sixdde85502018-01-26 14:43:55 +0100623 info->start[sector]);
Mario Sixfa290692018-01-26 14:43:31 +0100624 if (flash_isset(info, sector, 0, FLASH_STATUS_ECLBS |
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200625 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100626 puts("Command Sequence Error.\n");
627 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200628 FLASH_STATUS_ECLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100629 puts("Block Erase Error.\n");
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200630 retcode = FL_ERR_NOT_ERASED;
Mario Sixfa290692018-01-26 14:43:31 +0100631 } else if (flash_isset(info, sector, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200632 FLASH_STATUS_PSLBS)) {
Mario Sixfa290692018-01-26 14:43:31 +0100633 puts("Locking Error\n");
wdenk2cefd152004-02-08 22:55:38 +0000634 }
Mario Sixfa290692018-01-26 14:43:31 +0100635 if (flash_isset(info, sector, 0, FLASH_STATUS_DPS)) {
636 puts("Block locked.\n");
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200637 retcode = FL_ERR_PROTECTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200638 }
Mario Sixfa290692018-01-26 14:43:31 +0100639 if (flash_isset(info, sector, 0, FLASH_STATUS_VPENS))
640 puts("Vpp Low Error.\n");
wdenk2cefd152004-02-08 22:55:38 +0000641 }
Mario Sixfa290692018-01-26 14:43:31 +0100642 flash_write_cmd(info, sector, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -0700643 udelay(1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200644 break;
645 default:
646 break;
wdenk2cefd152004-02-08 22:55:38 +0000647 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200648 return retcode;
wdenk2cefd152004-02-08 22:55:38 +0000649}
650
Thomas Chou076767a2010-03-26 08:17:00 +0800651static int use_flash_status_poll(flash_info_t *info)
652{
653#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
654 if (info->vendor == CFI_CMDSET_AMD_EXTENDED ||
655 info->vendor == CFI_CMDSET_AMD_STANDARD)
656 return 1;
657#endif
658 return 0;
659}
660
661static int flash_status_poll(flash_info_t *info, void *src, void *dst,
662 ulong tout, char *prompt)
663{
664#ifdef CONFIG_SYS_CFI_FLASH_STATUS_POLL
665 ulong start;
666 int ready;
667
668#if CONFIG_SYS_HZ != 1000
Mario Sixbc762c12018-01-26 14:43:54 +0100669 /* Avoid overflow for large HZ */
Thomas Chou076767a2010-03-26 08:17:00 +0800670 if ((ulong)CONFIG_SYS_HZ > 100000)
Mario Sixbc762c12018-01-26 14:43:54 +0100671 tout *= (ulong)CONFIG_SYS_HZ / 1000;
Thomas Chou076767a2010-03-26 08:17:00 +0800672 else
673 tout = DIV_ROUND_UP(tout * (ulong)CONFIG_SYS_HZ, 1000);
674#endif
675
676 /* Wait for command completion */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500677#ifdef CFG_SYS_LOW_RES_TIMER
Thomas Chou4b7e6682010-04-01 11:15:05 +0800678 reset_timer();
Graeme Russ13ec42b2011-07-15 02:18:56 +0000679#endif
Thomas Chou076767a2010-03-26 08:17:00 +0800680 start = get_timer(0);
Stefan Roese80877fa2022-09-02 14:10:46 +0200681 schedule();
Thomas Chou076767a2010-03-26 08:17:00 +0800682 while (1) {
683 switch (info->portwidth) {
684 case FLASH_CFI_8BIT:
685 ready = flash_read8(dst) == flash_read8(src);
686 break;
687 case FLASH_CFI_16BIT:
688 ready = flash_read16(dst) == flash_read16(src);
689 break;
690 case FLASH_CFI_32BIT:
691 ready = flash_read32(dst) == flash_read32(src);
692 break;
693 case FLASH_CFI_64BIT:
694 ready = flash_read64(dst) == flash_read64(src);
695 break;
696 default:
697 ready = 0;
698 break;
699 }
700 if (ready)
701 break;
702 if (get_timer(start) > tout) {
703 printf("Flash %s timeout at address %lx data %lx\n",
704 prompt, (ulong)dst, (ulong)flash_read8(dst));
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200705 return FL_ERR_TIMEOUT;
Thomas Chou076767a2010-03-26 08:17:00 +0800706 }
707 udelay(1); /* also triggers watchdog */
708 }
709#endif /* CONFIG_SYS_CFI_FLASH_STATUS_POLL */
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200710 return FL_ERR_OK;
Thomas Chou076767a2010-03-26 08:17:00 +0800711}
712
wdenk2cefd152004-02-08 22:55:38 +0000713/*-----------------------------------------------------------------------
714 */
Mario Six88f439f2018-01-26 14:43:32 +0100715static void flash_add_byte(flash_info_t *info, cfiword_t *cword, uchar c)
wdenk2cefd152004-02-08 22:55:38 +0000716{
Tom Rini6a5dccc2022-11-16 13:10:41 -0500717#if defined(__LITTLE_ENDIAN) && !defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200718 unsigned short w;
719 unsigned int l;
720 unsigned long long ll;
721#endif
wdenk2cefd152004-02-08 22:55:38 +0000722
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200723 switch (info->portwidth) {
724 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100725 cword->w8 = c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200726 break;
727 case FLASH_CFI_16BIT:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500728#if defined(__LITTLE_ENDIAN) && !defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200729 w = c;
730 w <<= 8;
Ryan Harkin316870c2015-10-23 16:50:51 +0100731 cword->w16 = (cword->w16 >> 8) | w;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200732#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100733 cword->w16 = (cword->w16 << 8) | c;
Michael Schwingen73d044d2007-12-07 23:35:02 +0100734#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200735 break;
736 case FLASH_CFI_32BIT:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500737#if defined(__LITTLE_ENDIAN) && !defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200738 l = c;
739 l <<= 24;
Ryan Harkin316870c2015-10-23 16:50:51 +0100740 cword->w32 = (cword->w32 >> 8) | l;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200741#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100742 cword->w32 = (cword->w32 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200743#endif
744 break;
745 case FLASH_CFI_64BIT:
Tom Rini6a5dccc2022-11-16 13:10:41 -0500746#if defined(__LITTLE_ENDIAN) && !defined(CFG_SYS_WRITE_SWAPPED_DATA)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200747 ll = c;
748 ll <<= 56;
Ryan Harkin316870c2015-10-23 16:50:51 +0100749 cword->w64 = (cword->w64 >> 8) | ll;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200750#else
Ryan Harkin316870c2015-10-23 16:50:51 +0100751 cword->w64 = (cword->w64 << 8) | c;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200752#endif
753 break;
Stefan Roese12797482006-11-13 13:55:24 +0100754 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200755}
wdenk2cefd152004-02-08 22:55:38 +0000756
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100757/*
758 * Loop through the sector table starting from the previously found sector.
759 * Searches forwards or backwards, dependent on the passed address.
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200760 */
Mario Six88f439f2018-01-26 14:43:32 +0100761static flash_sect_t find_sector(flash_info_t *info, ulong addr)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200762{
Kim Phillipsd303b862012-10-29 13:34:45 +0000763 static flash_sect_t saved_sector; /* previously found sector */
Stefan Roese70a90b72013-04-12 19:04:54 +0200764 static flash_info_t *saved_info; /* previously used flash bank */
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100765 flash_sect_t sector = saved_sector;
766
Mario Sixd1141c52018-01-26 14:43:42 +0100767 if (info != saved_info || sector >= info->sector_count)
Stefan Roese70a90b72013-04-12 19:04:54 +0200768 sector = 0;
769
Mario Sixaaf1a4a2018-01-26 14:43:53 +0100770 while ((sector < info->sector_count - 1) &&
Mario Sixdde85502018-01-26 14:43:55 +0100771 (info->start[sector] < addr))
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100772 sector++;
773 while ((info->start[sector] > addr) && (sector > 0))
774 /*
775 * also decrements the sector in case of an overshot
776 * in the first loop
777 */
778 sector--;
wdenk2cefd152004-02-08 22:55:38 +0000779
Jens Gehrlein8ee4add2008-12-16 17:25:55 +0100780 saved_sector = sector;
Stefan Roese70a90b72013-04-12 19:04:54 +0200781 saved_info = info;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200782 return sector;
wdenk2cefd152004-02-08 22:55:38 +0000783}
784
785/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +0000786 */
Mario Sixdde85502018-01-26 14:43:55 +0100787static int flash_write_cfiword(flash_info_t *info, ulong dest, cfiword_t cword)
wdenk2cefd152004-02-08 22:55:38 +0000788{
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600789 void *dstaddr = (void *)dest;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200790 int flag;
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100791 flash_sect_t sect = 0;
792 char sect_found = 0;
wdenk2cefd152004-02-08 22:55:38 +0000793
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200794 /* Check if Flash is (sufficiently) erased */
795 switch (info->portwidth) {
796 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100797 flag = ((flash_read8(dstaddr) & cword.w8) == cword.w8);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200798 break;
799 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100800 flag = ((flash_read16(dstaddr) & cword.w16) == cword.w16);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200801 break;
802 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100803 flag = ((flash_read32(dstaddr) & cword.w32) == cword.w32);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200804 break;
805 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100806 flag = ((flash_read64(dstaddr) & cword.w64) == cword.w64);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200807 break;
808 default:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100809 flag = 0;
810 break;
wdenk2cefd152004-02-08 22:55:38 +0000811 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -0600812 if (!flag)
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200813 return FL_ERR_NOT_ERASED;
wdenk2cefd152004-02-08 22:55:38 +0000814
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200815 /* Disable interrupts which might cause a timeout here */
Mario Sixfa290692018-01-26 14:43:31 +0100816 flag = disable_interrupts();
Stefan Roesec865e6c2006-02-28 15:29:58 +0100817
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200818 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400819 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200820 case CFI_CMDSET_INTEL_EXTENDED:
821 case CFI_CMDSET_INTEL_STANDARD:
Mario Sixfa290692018-01-26 14:43:31 +0100822 flash_write_cmd(info, 0, 0, FLASH_CMD_CLEAR_STATUS);
823 flash_write_cmd(info, 0, 0, FLASH_CMD_WRITE);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200824 break;
825 case CFI_CMDSET_AMD_EXTENDED:
826 case CFI_CMDSET_AMD_STANDARD:
Ed Swarthout2da14102008-10-09 01:26:36 -0500827 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100828 flash_unlock_seq(info, sect);
829 flash_write_cmd(info, sect, info->addr_unlock1, AMD_CMD_WRITE);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100830 sect_found = 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200831 break;
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800832#ifdef CONFIG_FLASH_CFI_LEGACY
833 case CFI_CMDSET_AMD_LEGACY:
834 sect = find_sector(info, dest);
Mario Sixfa290692018-01-26 14:43:31 +0100835 flash_unlock_seq(info, 0);
836 flash_write_cmd(info, 0, info->addr_unlock1, AMD_CMD_WRITE);
Po-Yu Chuang3f483402009-07-10 18:03:57 +0800837 sect_found = 1;
838 break;
839#endif
wdenk2cefd152004-02-08 22:55:38 +0000840 }
841
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200842 switch (info->portwidth) {
843 case FLASH_CFI_8BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100844 flash_write8(cword.w8, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200845 break;
846 case FLASH_CFI_16BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100847 flash_write16(cword.w16, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200848 break;
849 case FLASH_CFI_32BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100850 flash_write32(cword.w32, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200851 break;
852 case FLASH_CFI_64BIT:
Ryan Harkin316870c2015-10-23 16:50:51 +0100853 flash_write64(cword.w64, dstaddr);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200854 break;
wdenk2cefd152004-02-08 22:55:38 +0000855 }
856
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200857 /* re-enable interrupts if necessary */
858 if (flag)
Mario Sixfa290692018-01-26 14:43:31 +0100859 enable_interrupts();
wdenk2cefd152004-02-08 22:55:38 +0000860
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100861 if (!sect_found)
Mario Sixfa290692018-01-26 14:43:31 +0100862 sect = find_sector(info, dest);
Jens Gehrlein1e814cf2008-12-16 17:25:54 +0100863
Thomas Chou076767a2010-03-26 08:17:00 +0800864 if (use_flash_status_poll(info))
865 return flash_status_poll(info, &cword, dstaddr,
866 info->write_tout, "write");
867 else
868 return flash_full_status_check(info, sect,
869 info->write_tout, "write");
wdenk2cefd152004-02-08 22:55:38 +0000870}
871
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200872#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
wdenk2cefd152004-02-08 22:55:38 +0000873
Mario Six88f439f2018-01-26 14:43:32 +0100874static int flash_write_cfibuffer(flash_info_t *info, ulong dest, uchar *cp,
Mario Sixdde85502018-01-26 14:43:55 +0100875 int len)
wdenk2cefd152004-02-08 22:55:38 +0000876{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200877 flash_sect_t sector;
878 int cnt;
879 int retcode;
Mario Sixf4bab852018-01-26 14:43:49 +0100880 u8 *src = cp;
881 u8 *dst = (u8 *)dest;
882 u8 *dst2 = dst;
Tao Houdd3b4552012-03-15 23:33:58 +0800883 int flag = 1;
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200884 uint offset = 0;
885 unsigned int shift;
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400886 uchar write_cmd;
Stefan Roese707c1462007-12-27 07:50:54 +0100887
888 switch (info->portwidth) {
889 case FLASH_CFI_8BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200890 shift = 0;
Stefan Roese707c1462007-12-27 07:50:54 +0100891 break;
892 case FLASH_CFI_16BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200893 shift = 1;
Stefan Roese707c1462007-12-27 07:50:54 +0100894 break;
895 case FLASH_CFI_32BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200896 shift = 2;
Stefan Roese707c1462007-12-27 07:50:54 +0100897 break;
898 case FLASH_CFI_64BIT:
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200899 shift = 3;
Stefan Roese707c1462007-12-27 07:50:54 +0100900 break;
901 default:
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200902 retcode = FL_ERR_INVAL;
Stefan Roese707c1462007-12-27 07:50:54 +0100903 goto out_unmap;
904 }
905
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200906 cnt = len >> shift;
907
Tao Houdd3b4552012-03-15 23:33:58 +0800908 while ((cnt-- > 0) && (flag == 1)) {
Stefan Roese707c1462007-12-27 07:50:54 +0100909 switch (info->portwidth) {
910 case FLASH_CFI_8BIT:
911 flag = ((flash_read8(dst2) & flash_read8(src)) ==
912 flash_read8(src));
913 src += 1, dst2 += 1;
914 break;
915 case FLASH_CFI_16BIT:
916 flag = ((flash_read16(dst2) & flash_read16(src)) ==
917 flash_read16(src));
918 src += 2, dst2 += 2;
919 break;
920 case FLASH_CFI_32BIT:
921 flag = ((flash_read32(dst2) & flash_read32(src)) ==
922 flash_read32(src));
923 src += 4, dst2 += 4;
924 break;
925 case FLASH_CFI_64BIT:
926 flag = ((flash_read64(dst2) & flash_read64(src)) ==
927 flash_read64(src));
928 src += 8, dst2 += 8;
929 break;
930 }
931 }
932 if (!flag) {
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200933 retcode = FL_ERR_NOT_ERASED;
Stefan Roese707c1462007-12-27 07:50:54 +0100934 goto out_unmap;
935 }
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100936
Stefan Roese707c1462007-12-27 07:50:54 +0100937 src = cp;
Mario Sixfa290692018-01-26 14:43:31 +0100938 sector = find_sector(info, dest);
wdenke65527f2004-02-12 00:47:09 +0000939
940 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400941 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +0000942 case CFI_CMDSET_INTEL_STANDARD:
943 case CFI_CMDSET_INTEL_EXTENDED:
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +0400944 write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ?
Mario Sixbc762c12018-01-26 14:43:54 +0100945 FLASH_CMD_WRITE_BUFFER_PROG :
946 FLASH_CMD_WRITE_TO_BUFFER;
Mario Sixfa290692018-01-26 14:43:31 +0100947 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
948 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
949 flash_write_cmd(info, sector, 0, write_cmd);
950 retcode = flash_status_check(info, sector,
Mario Sixdde85502018-01-26 14:43:55 +0100951 info->buffer_write_tout,
952 "write to buffer");
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200953 if (retcode == FL_ERR_OK) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200954 /* reduce the number of loops by the width of
Mario Six1ec6d342018-01-26 14:43:41 +0100955 * the port
956 */
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200957 cnt = len >> shift;
Mario Sixfa290692018-01-26 14:43:31 +0100958 flash_write_cmd(info, sector, 0, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200959 while (cnt-- > 0) {
960 switch (info->portwidth) {
961 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100962 flash_write8(flash_read8(src), dst);
963 src += 1, dst += 1;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200964 break;
965 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100966 flash_write16(flash_read16(src), dst);
967 src += 2, dst += 2;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200968 break;
969 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100970 flash_write32(flash_read32(src), dst);
971 src += 4, dst += 4;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200972 break;
973 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +0100974 flash_write64(flash_read64(src), dst);
975 src += 8, dst += 8;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200976 break;
977 default:
Jerome Forissier523bc4d2024-09-11 11:58:15 +0200978 retcode = FL_ERR_INVAL;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100979 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200980 }
981 }
Mario Sixfa290692018-01-26 14:43:31 +0100982 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +0100983 FLASH_CMD_WRITE_BUFFER_CONFIRM);
Mario Sixfa290692018-01-26 14:43:31 +0100984 retcode = flash_full_status_check(
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200985 info, sector, info->buffer_write_tout,
986 "buffer write");
987 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +0100988
989 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +0200990
wdenk2cefd152004-02-08 22:55:38 +0000991 case CFI_CMDSET_AMD_STANDARD:
992 case CFI_CMDSET_AMD_EXTENDED:
Rouven Behrb0805e22016-04-10 13:38:13 +0200993 flash_unlock_seq(info, sector);
Guennadi Liakhovetski183284f2008-04-03 13:36:02 +0200994
995#ifdef CONFIG_FLASH_SPANSION_S29WS_N
996 offset = ((unsigned long)dst - info->start[sector]) >> shift;
997#endif
998 flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER);
999 cnt = len >> shift;
John Schmolleree355882009-08-12 10:55:47 -05001000 flash_write_cmd(info, sector, offset, cnt - 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001001
1002 switch (info->portwidth) {
1003 case FLASH_CFI_8BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001004 while (cnt-- > 0) {
1005 flash_write8(flash_read8(src), dst);
1006 src += 1, dst += 1;
1007 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001008 break;
1009 case FLASH_CFI_16BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001010 while (cnt-- > 0) {
1011 flash_write16(flash_read16(src), dst);
1012 src += 2, dst += 2;
1013 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001014 break;
1015 case FLASH_CFI_32BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001016 while (cnt-- > 0) {
1017 flash_write32(flash_read32(src), dst);
1018 src += 4, dst += 4;
1019 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001020 break;
1021 case FLASH_CFI_64BIT:
Haavard Skinnemoen21b95b42007-12-13 12:56:32 +01001022 while (cnt-- > 0) {
1023 flash_write64(flash_read64(src), dst);
1024 src += 8, dst += 8;
1025 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001026 break;
1027 default:
Jerome Forissier523bc4d2024-09-11 11:58:15 +02001028 retcode = FL_ERR_INVAL;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001029 goto out_unmap;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001030 }
1031
Mario Sixfa290692018-01-26 14:43:31 +01001032 flash_write_cmd(info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM);
Thomas Chou076767a2010-03-26 08:17:00 +08001033 if (use_flash_status_poll(info))
1034 retcode = flash_status_poll(info, src - (1 << shift),
1035 dst - (1 << shift),
1036 info->buffer_write_tout,
1037 "buffer write");
1038 else
1039 retcode = flash_full_status_check(info, sector,
1040 info->buffer_write_tout,
1041 "buffer write");
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001042 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001043
wdenk2cefd152004-02-08 22:55:38 +00001044 default:
Mario Sixfa290692018-01-26 14:43:31 +01001045 debug("Unknown Command Set\n");
Jerome Forissier523bc4d2024-09-11 11:58:15 +02001046 retcode = FL_ERR_INVAL;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001047 break;
wdenk2cefd152004-02-08 22:55:38 +00001048 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001049
1050out_unmap:
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001051 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001052}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001053#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001054
wdenk2cefd152004-02-08 22:55:38 +00001055/*-----------------------------------------------------------------------
wdenk2cefd152004-02-08 22:55:38 +00001056 */
Mario Six88f439f2018-01-26 14:43:32 +01001057int flash_erase(flash_info_t *info, int s_first, int s_last)
wdenk2cefd152004-02-08 22:55:38 +00001058{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001059 int rcode = 0;
1060 int prot;
1061 flash_sect_t sect;
Thomas Chou076767a2010-03-26 08:17:00 +08001062 int st;
wdenk2cefd152004-02-08 22:55:38 +00001063
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001064 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001065 puts("Can't erase unknown flash type - aborted\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001066 return 1;
1067 }
Mario Sixd1141c52018-01-26 14:43:42 +01001068 if (s_first < 0 || s_first > s_last) {
Mario Sixfa290692018-01-26 14:43:31 +01001069 puts("- no sectors to erase\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001070 return 1;
1071 }
Stefan Roeseefef95b2006-04-01 13:41:03 +02001072
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001073 prot = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001074 for (sect = s_first; sect <= s_last; ++sect)
1075 if (info->protect[sect])
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001076 prot++;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001077 if (prot) {
Mario Sixfa290692018-01-26 14:43:31 +01001078 printf("- Warning: %d protected sectors will not be erased!\n",
Mario Sixdde85502018-01-26 14:43:55 +01001079 prot);
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001080 } else if (flash_verbose) {
Mario Sixfa290692018-01-26 14:43:31 +01001081 putc('\n');
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001082 }
wdenke65527f2004-02-12 00:47:09 +00001083
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001084 for (sect = s_first; sect <= s_last; sect++) {
Joe Hershberger497c32f2012-08-17 15:36:41 -05001085 if (ctrlc()) {
1086 printf("\n");
1087 return 1;
1088 }
1089
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001090 if (info->protect[sect] == 0) { /* not protected */
Joe Hershberger7f3c2112012-08-17 15:36:40 -05001091#ifdef CONFIG_SYS_FLASH_CHECK_BLANK_BEFORE_ERASE
1092 int k;
1093 int size;
1094 int erased;
1095 u32 *flash;
1096
1097 /*
1098 * Check if whole sector is erased
1099 */
1100 size = flash_sector_size(info, sect);
1101 erased = 1;
1102 flash = (u32 *)info->start[sect];
1103 /* divide by 4 for longword access */
1104 size = size >> 2;
1105 for (k = 0; k < size; k++) {
1106 if (flash_read32(flash++) != 0xffffffff) {
1107 erased = 0;
1108 break;
1109 }
1110 }
1111 if (erased) {
1112 if (flash_verbose)
1113 putc(',');
1114 continue;
1115 }
1116#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001117 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001118 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001119 case CFI_CMDSET_INTEL_STANDARD:
1120 case CFI_CMDSET_INTEL_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001121 flash_write_cmd(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001122 FLASH_CMD_CLEAR_STATUS);
Mario Sixfa290692018-01-26 14:43:31 +01001123 flash_write_cmd(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001124 FLASH_CMD_BLOCK_ERASE);
Mario Sixfa290692018-01-26 14:43:31 +01001125 flash_write_cmd(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001126 FLASH_CMD_ERASE_CONFIRM);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001127 break;
1128 case CFI_CMDSET_AMD_STANDARD:
1129 case CFI_CMDSET_AMD_EXTENDED:
Mario Sixfa290692018-01-26 14:43:31 +01001130 flash_unlock_seq(info, sect);
1131 flash_write_cmd(info, sect,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001132 info->addr_unlock1,
1133 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001134 flash_unlock_seq(info, sect);
1135 flash_write_cmd(info, sect, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001136 info->cmd_erase_sector);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001137 break;
1138#ifdef CONFIG_FLASH_CFI_LEGACY
1139 case CFI_CMDSET_AMD_LEGACY:
Mario Sixfa290692018-01-26 14:43:31 +01001140 flash_unlock_seq(info, 0);
1141 flash_write_cmd(info, 0, info->addr_unlock1,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001142 AMD_CMD_ERASE_START);
Mario Sixfa290692018-01-26 14:43:31 +01001143 flash_unlock_seq(info, 0);
1144 flash_write_cmd(info, sect, 0,
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001145 AMD_CMD_ERASE_SECTOR);
1146 break;
1147#endif
1148 default:
Mario Sixacf12082018-01-26 14:43:44 +01001149 debug("Unknown flash vendor %d\n",
Mario Sixdde85502018-01-26 14:43:55 +01001150 info->vendor);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001151 break;
wdenke65527f2004-02-12 00:47:09 +00001152 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001153
Thomas Chou076767a2010-03-26 08:17:00 +08001154 if (use_flash_status_poll(info)) {
Kim Phillipsd303b862012-10-29 13:34:45 +00001155 cfiword_t cword;
Thomas Chou076767a2010-03-26 08:17:00 +08001156 void *dest;
Mario Sixc7e359e2018-01-26 14:43:37 +01001157
Ryan Harkin316870c2015-10-23 16:50:51 +01001158 cword.w64 = 0xffffffffffffffffULL;
Thomas Chou076767a2010-03-26 08:17:00 +08001159 dest = flash_map(info, sect, 0);
1160 st = flash_status_poll(info, &cword, dest,
Mario Sixbc762c12018-01-26 14:43:54 +01001161 info->erase_blk_tout,
1162 "erase");
Thomas Chou076767a2010-03-26 08:17:00 +08001163 flash_unmap(info, sect, 0, dest);
Mario Six179b8d62018-01-26 14:43:43 +01001164 } else {
Thomas Chou076767a2010-03-26 08:17:00 +08001165 st = flash_full_status_check(info, sect,
1166 info->erase_blk_tout,
1167 "erase");
Mario Six179b8d62018-01-26 14:43:43 +01001168 }
1169
Thomas Chou076767a2010-03-26 08:17:00 +08001170 if (st)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001171 rcode = 1;
Thomas Chou076767a2010-03-26 08:17:00 +08001172 else if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001173 putc('.');
wdenk2cefd152004-02-08 22:55:38 +00001174 }
wdenk2cefd152004-02-08 22:55:38 +00001175 }
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001176
1177 if (flash_verbose)
Mario Sixfa290692018-01-26 14:43:31 +01001178 puts(" done\n");
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001179
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001180 return rcode;
wdenk2cefd152004-02-08 22:55:38 +00001181}
wdenke65527f2004-02-12 00:47:09 +00001182
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001183#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
1184static int sector_erased(flash_info_t *info, int i)
1185{
1186 int k;
1187 int size;
Stefan Roesea9153f22010-10-25 18:31:39 +02001188 u32 *flash;
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001189
1190 /*
1191 * Check if whole sector is erased
1192 */
1193 size = flash_sector_size(info, i);
Stefan Roesea9153f22010-10-25 18:31:39 +02001194 flash = (u32 *)info->start[i];
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001195 /* divide by 4 for longword access */
1196 size = size >> 2;
1197
1198 for (k = 0; k < size; k++) {
Stefan Roesea9153f22010-10-25 18:31:39 +02001199 if (flash_read32(flash++) != 0xffffffff)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001200 return 0; /* not erased */
1201 }
1202
1203 return 1; /* erased */
1204}
1205#endif /* CONFIG_SYS_FLASH_EMPTY_INFO */
1206
Mario Six88f439f2018-01-26 14:43:32 +01001207void flash_print_info(flash_info_t *info)
wdenk2cefd152004-02-08 22:55:38 +00001208{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001209 int i;
wdenk369d43d2004-03-14 14:09:05 +00001210
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001211 if (info->flash_id != FLASH_MAN_CFI) {
Mario Sixfa290692018-01-26 14:43:31 +01001212 puts("missing or unknown FLASH type\n");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001213 return;
1214 }
1215
Mario Sixfa290692018-01-26 14:43:31 +01001216 printf("%s flash (%d x %d)",
Mario Sixdde85502018-01-26 14:43:55 +01001217 info->name,
1218 (info->portwidth << 3), (info->chipwidth << 3));
Mario Sixa828c1e2018-01-26 14:43:36 +01001219 if (info->size < 1024 * 1024)
Mario Sixfa290692018-01-26 14:43:31 +01001220 printf(" Size: %ld kB in %d Sectors\n",
Mario Sixdde85502018-01-26 14:43:55 +01001221 info->size >> 10, info->sector_count);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001222 else
Mario Sixfa290692018-01-26 14:43:31 +01001223 printf(" Size: %ld MB in %d Sectors\n",
Mario Sixdde85502018-01-26 14:43:55 +01001224 info->size >> 20, info->sector_count);
Mario Sixfa290692018-01-26 14:43:31 +01001225 printf(" ");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001226 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001227 case CFI_CMDSET_INTEL_PROG_REGIONS:
1228 printf("Intel Prog Regions");
1229 break;
1230 case CFI_CMDSET_INTEL_STANDARD:
1231 printf("Intel Standard");
1232 break;
1233 case CFI_CMDSET_INTEL_EXTENDED:
1234 printf("Intel Extended");
1235 break;
1236 case CFI_CMDSET_AMD_STANDARD:
1237 printf("AMD Standard");
1238 break;
1239 case CFI_CMDSET_AMD_EXTENDED:
1240 printf("AMD Extended");
1241 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001242#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001243 case CFI_CMDSET_AMD_LEGACY:
1244 printf("AMD Legacy");
1245 break;
wdenk369d43d2004-03-14 14:09:05 +00001246#endif
Mario Six76857f02018-01-26 14:43:35 +01001247 default:
1248 printf("Unknown (%d)", info->vendor);
1249 break;
wdenk2cefd152004-02-08 22:55:38 +00001250 }
Mario Sixfa290692018-01-26 14:43:31 +01001251 printf(" command set, Manufacturer ID: 0x%02X, Device ID: 0x",
Mario Sixdde85502018-01-26 14:43:55 +01001252 info->manufacturer_id);
Mario Sixfa290692018-01-26 14:43:31 +01001253 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
Mario Sixdde85502018-01-26 14:43:55 +01001254 info->device_id);
Heiko Schocher27cea502011-04-11 14:16:19 +02001255 if ((info->device_id & 0xff) == 0x7E) {
1256 printf(info->chipwidth == FLASH_CFI_16BIT ? "%04X" : "%02X",
Mario Sixdde85502018-01-26 14:43:55 +01001257 info->device_id2);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001258 }
Mario Sixd1141c52018-01-26 14:43:42 +01001259 if (info->vendor == CFI_CMDSET_AMD_STANDARD && info->legacy_unlock)
Stefan Roesee442a902012-12-06 15:44:12 +01001260 printf("\n Advanced Sector Protection (PPB) enabled");
Mario Sixfa290692018-01-26 14:43:31 +01001261 printf("\n Erase timeout: %ld ms, write timeout: %ld ms\n",
Mario Sixdde85502018-01-26 14:43:55 +01001262 info->erase_blk_tout, info->write_tout);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001263 if (info->buffer_size > 1) {
Mario Six246e5062018-01-26 14:43:50 +01001264 printf(" Buffer write timeout: %ld ms, ",
Mario Sixdde85502018-01-26 14:43:55 +01001265 info->buffer_write_tout);
Mario Six246e5062018-01-26 14:43:50 +01001266 printf("buffer size: %d bytes\n", info->buffer_size);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001267 }
wdenk2cefd152004-02-08 22:55:38 +00001268
Mario Sixfa290692018-01-26 14:43:31 +01001269 puts("\n Sector Start Addresses:");
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001270 for (i = 0; i < info->sector_count; ++i) {
Kim Phillipsc8836f12010-07-26 18:35:39 -05001271 if (ctrlc())
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001272 break;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001273 if ((i % 5) == 0)
Stefan Roeseb6f508d2010-08-13 09:36:36 +02001274 putc('\n');
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001275#ifdef CONFIG_SYS_FLASH_EMPTY_INFO
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001276 /* print empty and read-only info */
Mario Sixfa290692018-01-26 14:43:31 +01001277 printf(" %08lX %c %s ",
Mario Sixdde85502018-01-26 14:43:55 +01001278 info->start[i],
1279 sector_erased(info, i) ? 'E' : ' ',
1280 info->protect[i] ? "RO" : " ");
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001281#else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */
Mario Sixfa290692018-01-26 14:43:31 +01001282 printf(" %08lX %s ",
Mario Sixdde85502018-01-26 14:43:55 +01001283 info->start[i],
1284 info->protect[i] ? "RO" : " ");
wdenke65527f2004-02-12 00:47:09 +00001285#endif
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001286 }
Mario Sixfa290692018-01-26 14:43:31 +01001287 putc('\n');
wdenk2cefd152004-02-08 22:55:38 +00001288}
1289
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001290/*-----------------------------------------------------------------------
Jerry Van Barenaae73572008-03-08 13:48:01 -05001291 * This is used in a few places in write_buf() to show programming
1292 * progress. Making it a function is nasty because it needs to do side
1293 * effect updates to digit and dots. Repeated code is nasty too, so
1294 * we define it once here.
1295 */
Tom Rini01fe8142022-12-02 16:42:20 -05001296#if CONFIG_FLASH_SHOW_PROGRESS
Stefan Roese7758c162008-03-19 07:09:26 +01001297#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001298 if (flash_verbose) { \
1299 dots -= dots_sub; \
Mario Sixd1141c52018-01-26 14:43:42 +01001300 if (scale > 0 && dots <= 0) { \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001301 if ((digit % 5) == 0) \
Mario Sixfa290692018-01-26 14:43:31 +01001302 printf("%d", digit / 5); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001303 else \
Mario Sixfa290692018-01-26 14:43:31 +01001304 putc('.'); \
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01001305 digit--; \
1306 dots += scale; \
1307 } \
Jerry Van Barenaae73572008-03-08 13:48:01 -05001308 }
Stefan Roese7758c162008-03-19 07:09:26 +01001309#else
1310#define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub)
1311#endif
Jerry Van Barenaae73572008-03-08 13:48:01 -05001312
1313/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001314 * Copy memory to flash, returns:
1315 * 0 - OK
1316 * 1 - write timeout
1317 * 2 - Flash not erased
wdenk2cefd152004-02-08 22:55:38 +00001318 */
Mario Six88f439f2018-01-26 14:43:32 +01001319int write_buff(flash_info_t *info, uchar *src, ulong addr, ulong cnt)
wdenk2cefd152004-02-08 22:55:38 +00001320{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001321 ulong wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001322 uchar *p;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001323 int aln;
wdenk2cefd152004-02-08 22:55:38 +00001324 cfiword_t cword;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001325 int i, rc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001326#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001327 int buffered_size;
wdenk2cefd152004-02-08 22:55:38 +00001328#endif
Tom Rini01fe8142022-12-02 16:42:20 -05001329#if CONFIG_FLASH_SHOW_PROGRESS
Jerry Van Barenaae73572008-03-08 13:48:01 -05001330 int digit = CONFIG_FLASH_SHOW_PROGRESS;
1331 int scale = 0;
1332 int dots = 0;
1333
1334 /*
1335 * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes.
1336 */
1337 if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) {
1338 scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) /
1339 CONFIG_FLASH_SHOW_PROGRESS);
1340 }
1341#endif
1342
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001343 /* get lower aligned address */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001344 wp = (addr & ~(info->portwidth - 1));
Haiying Wangc123a382007-02-21 16:52:31 +01001345
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001346 /* handle unaligned start */
Mario Six6cf55742018-01-26 14:43:48 +01001347 aln = addr - wp;
1348 if (aln != 0) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001349 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001350 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001351 for (i = 0; i < aln; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001352 flash_add_byte(info, &cword, flash_read8(p + i));
wdenk2cefd152004-02-08 22:55:38 +00001353
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001354 for (; (i < info->portwidth) && (cnt > 0); i++) {
Mario Sixfa290692018-01-26 14:43:31 +01001355 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001356 cnt--;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001357 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001358 for (; (cnt == 0) && (i < info->portwidth); ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001359 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001360
Mario Sixfa290692018-01-26 14:43:31 +01001361 rc = flash_write_cfiword(info, wp, cword);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001362 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001363 return rc;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001364
1365 wp += i;
Stefan Roese7758c162008-03-19 07:09:26 +01001366 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001367 }
1368
1369 /* handle the aligned part */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001370#ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001371 buffered_size = (info->portwidth / info->chipwidth);
1372 buffered_size *= info->buffer_size;
1373 while (cnt >= info->portwidth) {
1374 /* prohibit buffer write when buffer_size is 1 */
1375 if (info->buffer_size == 1) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001376 cword.w32 = 0;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001377 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001378 flash_add_byte(info, &cword, *src++);
Mario Six6cf55742018-01-26 14:43:48 +01001379 rc = flash_write_cfiword(info, wp, cword);
1380 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001381 return rc;
1382 wp += info->portwidth;
1383 cnt -= info->portwidth;
1384 continue;
1385 }
1386
1387 /* write buffer until next buffered_size aligned boundary */
1388 i = buffered_size - (wp % buffered_size);
1389 if (i > cnt)
1390 i = cnt;
Mario Six6cf55742018-01-26 14:43:48 +01001391 rc = flash_write_cfibuffer(info, wp, src, i);
Jerome Forissier523bc4d2024-09-11 11:58:15 +02001392 if (rc != FL_ERR_OK)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001393 return rc;
1394 i -= i & (info->portwidth - 1);
1395 wp += i;
1396 src += i;
1397 cnt -= i;
Stefan Roese7758c162008-03-19 07:09:26 +01001398 FLASH_SHOW_PROGRESS(scale, dots, digit, i);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001399 /* Only check every once in a while */
1400 if ((cnt & 0xFFFF) < buffered_size && ctrlc())
Jerome Forissier523bc4d2024-09-11 11:58:15 +02001401 return FL_ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001402 }
1403#else
1404 while (cnt >= info->portwidth) {
Ryan Harkin316870c2015-10-23 16:50:51 +01001405 cword.w32 = 0;
Mario Sixcbe41ca2018-01-26 14:43:38 +01001406 for (i = 0; i < info->portwidth; i++)
Mario Sixfa290692018-01-26 14:43:31 +01001407 flash_add_byte(info, &cword, *src++);
Mario Six6cf55742018-01-26 14:43:48 +01001408 rc = flash_write_cfiword(info, wp, cword);
1409 if (rc != 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001410 return rc;
1411 wp += info->portwidth;
1412 cnt -= info->portwidth;
Stefan Roese7758c162008-03-19 07:09:26 +01001413 FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth);
Joe Hershberger497c32f2012-08-17 15:36:41 -05001414 /* Only check every once in a while */
1415 if ((cnt & 0xFFFF) < info->portwidth && ctrlc())
Jerome Forissier523bc4d2024-09-11 11:58:15 +02001416 return FL_ERR_ABORTED;
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001417 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001418#endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
Jerry Van Barenaae73572008-03-08 13:48:01 -05001419
Mario Sixcbe41ca2018-01-26 14:43:38 +01001420 if (cnt == 0)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001421 return (0);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001422
1423 /*
1424 * handle unaligned tail bytes
1425 */
Ryan Harkin316870c2015-10-23 16:50:51 +01001426 cword.w32 = 0;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001427 p = (uchar *)wp;
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001428 for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) {
Mario Sixfa290692018-01-26 14:43:31 +01001429 flash_add_byte(info, &cword, *src++);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001430 --cnt;
1431 }
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001432 for (; i < info->portwidth; ++i)
Mario Sixfa290692018-01-26 14:43:31 +01001433 flash_add_byte(info, &cword, flash_read8(p + i));
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001434
Mario Sixfa290692018-01-26 14:43:31 +01001435 return flash_write_cfiword(info, wp, cword);
wdenk2cefd152004-02-08 22:55:38 +00001436}
wdenke65527f2004-02-12 00:47:09 +00001437
Stefan Roese92b1bca2012-12-06 15:44:09 +01001438static inline int manufact_match(flash_info_t *info, u32 manu)
1439{
1440 return info->manufacturer_id == ((manu & FLASH_VENDMASK) >> 16);
1441}
1442
wdenk2cefd152004-02-08 22:55:38 +00001443/*-----------------------------------------------------------------------
1444 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001445#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001446
Holger Brunck94c302d2012-08-09 10:22:41 +02001447static int cfi_protect_bugfix(flash_info_t *info, long sector, int prot)
1448{
Mario Six0c9be972018-01-26 14:43:39 +01001449 if (manufact_match(info, INTEL_MANUFACT) &&
Mario Sixdde85502018-01-26 14:43:55 +01001450 info->device_id == NUMONYX_256MBIT) {
Holger Brunck94c302d2012-08-09 10:22:41 +02001451 /*
1452 * see errata called
1453 * "Numonyx Axcell P33/P30 Specification Update" :)
1454 */
1455 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_ID);
1456 if (!flash_isequal(info, sector, FLASH_OFFSET_PROTECT,
1457 prot)) {
1458 /*
1459 * cmd must come before FLASH_CMD_PROTECT + 20us
1460 * Disable interrupts which might cause a timeout here.
1461 */
1462 int flag = disable_interrupts();
1463 unsigned short cmd;
1464
1465 if (prot)
1466 cmd = FLASH_CMD_PROTECT_SET;
1467 else
1468 cmd = FLASH_CMD_PROTECT_CLEAR;
Andre Przywara90723f62016-11-16 00:50:06 +00001469
1470 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
Holger Brunck94c302d2012-08-09 10:22:41 +02001471 flash_write_cmd(info, sector, 0, cmd);
1472 /* re-enable interrupts if necessary */
1473 if (flag)
1474 enable_interrupts();
1475 }
1476 return 1;
1477 }
1478 return 0;
1479}
1480
Mario Six88f439f2018-01-26 14:43:32 +01001481int flash_real_protect(flash_info_t *info, long sector, int prot)
wdenk2cefd152004-02-08 22:55:38 +00001482{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001483 int retcode = 0;
wdenke65527f2004-02-12 00:47:09 +00001484
Rafael Campos13d2b612008-07-31 10:22:20 +02001485 switch (info->vendor) {
Mario Six76857f02018-01-26 14:43:35 +01001486 case CFI_CMDSET_INTEL_PROG_REGIONS:
1487 case CFI_CMDSET_INTEL_STANDARD:
1488 case CFI_CMDSET_INTEL_EXTENDED:
1489 if (!cfi_protect_bugfix(info, sector, prot)) {
1490 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001491 FLASH_CMD_CLEAR_STATUS);
Mario Six76857f02018-01-26 14:43:35 +01001492 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001493 FLASH_CMD_PROTECT);
Mario Six76857f02018-01-26 14:43:35 +01001494 if (prot)
Holger Brunck94c302d2012-08-09 10:22:41 +02001495 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001496 FLASH_CMD_PROTECT_SET);
Mario Six76857f02018-01-26 14:43:35 +01001497 else
Holger Brunck94c302d2012-08-09 10:22:41 +02001498 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001499 FLASH_CMD_PROTECT_CLEAR);
Mario Six76857f02018-01-26 14:43:35 +01001500 }
1501 break;
1502 case CFI_CMDSET_AMD_EXTENDED:
1503 case CFI_CMDSET_AMD_STANDARD:
1504 /* U-Boot only checks the first byte */
1505 if (manufact_match(info, ATM_MANUFACT)) {
1506 if (prot) {
1507 flash_unlock_seq(info, 0);
1508 flash_write_cmd(info, 0,
1509 info->addr_unlock1,
1510 ATM_CMD_SOFTLOCK_START);
1511 flash_unlock_seq(info, 0);
1512 flash_write_cmd(info, sector, 0,
1513 ATM_CMD_LOCK_SECT);
1514 } else {
1515 flash_write_cmd(info, 0,
1516 info->addr_unlock1,
1517 AMD_CMD_UNLOCK_START);
1518 if (info->device_id == ATM_ID_BV6416)
1519 flash_write_cmd(info, sector,
Mario Sixdde85502018-01-26 14:43:55 +01001520 0, ATM_CMD_UNLOCK_SECT);
Philippe De Muyterca6cd162010-08-17 18:40:25 +02001521 }
Mario Six76857f02018-01-26 14:43:35 +01001522 }
1523 if (info->legacy_unlock) {
1524 int flag = disable_interrupts();
1525 int lock_flag;
1526
1527 flash_unlock_seq(info, 0);
1528 flash_write_cmd(info, 0, info->addr_unlock1,
1529 AMD_CMD_SET_PPB_ENTRY);
1530 lock_flag = flash_isset(info, sector, 0, 0x01);
1531 if (prot) {
1532 if (lock_flag) {
1533 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001534 AMD_CMD_PPB_LOCK_BC1);
Mario Sixfa290692018-01-26 14:43:31 +01001535 flash_write_cmd(info, sector, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001536 AMD_CMD_PPB_LOCK_BC2);
Rafael Campos13d2b612008-07-31 10:22:20 +02001537 }
Mario Six76857f02018-01-26 14:43:35 +01001538 debug("sector %ld %slocked\n", sector,
Mario Sixdde85502018-01-26 14:43:55 +01001539 lock_flag ? "" : "already ");
Mario Six76857f02018-01-26 14:43:35 +01001540 } else {
1541 if (!lock_flag) {
1542 debug("unlock %ld\n", sector);
1543 flash_write_cmd(info, 0, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001544 AMD_CMD_PPB_UNLOCK_BC1);
Mario Six76857f02018-01-26 14:43:35 +01001545 flash_write_cmd(info, 0, 0,
Mario Sixdde85502018-01-26 14:43:55 +01001546 AMD_CMD_PPB_UNLOCK_BC2);
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001547 }
Mario Six76857f02018-01-26 14:43:35 +01001548 debug("sector %ld %sunlocked\n", sector,
Mario Sixdde85502018-01-26 14:43:55 +01001549 !lock_flag ? "" : "already ");
Mario Six76857f02018-01-26 14:43:35 +01001550 }
1551 if (flag)
1552 enable_interrupts();
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001553
Mario Six76857f02018-01-26 14:43:35 +01001554 if (flash_status_check(info, sector,
Mario Sixdde85502018-01-26 14:43:55 +01001555 info->erase_blk_tout,
1556 prot ? "protect" : "unprotect"))
Mario Six76857f02018-01-26 14:43:35 +01001557 printf("status check error\n");
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001558
Mario Six76857f02018-01-26 14:43:35 +01001559 flash_write_cmd(info, 0, 0,
1560 AMD_CMD_SET_PPB_EXIT_BC1);
1561 flash_write_cmd(info, 0, 0,
1562 AMD_CMD_SET_PPB_EXIT_BC2);
1563 }
1564 break;
TsiChung Liewb8c19292008-08-19 16:53:39 +00001565#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six76857f02018-01-26 14:43:35 +01001566 case CFI_CMDSET_AMD_LEGACY:
1567 flash_write_cmd(info, sector, 0, FLASH_CMD_CLEAR_STATUS);
1568 flash_write_cmd(info, sector, 0, FLASH_CMD_PROTECT);
1569 if (prot)
Mario Sixbc762c12018-01-26 14:43:54 +01001570 flash_write_cmd(info, sector, 0,
1571 FLASH_CMD_PROTECT_SET);
Mario Six76857f02018-01-26 14:43:35 +01001572 else
Mario Sixbc762c12018-01-26 14:43:54 +01001573 flash_write_cmd(info, sector, 0,
1574 FLASH_CMD_PROTECT_CLEAR);
TsiChung Liewb8c19292008-08-19 16:53:39 +00001575#endif
Rafael Campos13d2b612008-07-31 10:22:20 +02001576 };
wdenk2cefd152004-02-08 22:55:38 +00001577
Stefan Roese5215df12010-10-25 18:31:29 +02001578 /*
1579 * Flash needs to be in status register read mode for
1580 * flash_full_status_check() to work correctly
1581 */
1582 flash_write_cmd(info, sector, 0, FLASH_CMD_READ_STATUS);
Mario Six6cf55742018-01-26 14:43:48 +01001583 retcode = flash_full_status_check(info, sector, info->erase_blk_tout,
Mario Sixdde85502018-01-26 14:43:55 +01001584 prot ? "protect" : "unprotect");
Mario Six6cf55742018-01-26 14:43:48 +01001585 if (retcode == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001586 info->protect[sector] = prot;
1587
1588 /*
1589 * On some of Intel's flash chips (marked via legacy_unlock)
1590 * unprotect unprotects all locking.
1591 */
Mario Sixd1141c52018-01-26 14:43:42 +01001592 if (prot == 0 && info->legacy_unlock) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001593 flash_sect_t i;
1594
1595 for (i = 0; i < info->sector_count; i++) {
1596 if (info->protect[i])
Mario Sixfa290692018-01-26 14:43:31 +01001597 flash_real_protect(info, i, 1);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001598 }
wdenk2cefd152004-02-08 22:55:38 +00001599 }
wdenk2cefd152004-02-08 22:55:38 +00001600 }
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001601 return retcode;
wdenk2cefd152004-02-08 22:55:38 +00001602}
wdenke65527f2004-02-12 00:47:09 +00001603
wdenk2cefd152004-02-08 22:55:38 +00001604/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001605 * flash_read_user_serial - read the OneTimeProgramming cells
wdenk2cefd152004-02-08 22:55:38 +00001606 */
Mario Six88f439f2018-01-26 14:43:32 +01001607void flash_read_user_serial(flash_info_t *info, void *buffer, int offset,
Mario Sixdde85502018-01-26 14:43:55 +01001608 int len)
wdenk2cefd152004-02-08 22:55:38 +00001609{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001610 uchar *src;
1611 uchar *dst;
wdenke65527f2004-02-12 00:47:09 +00001612
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001613 dst = buffer;
Mario Sixfa290692018-01-26 14:43:31 +01001614 src = flash_map(info, 0, FLASH_OFFSET_USER_PROTECTION);
1615 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1616 memcpy(dst, src + offset, len);
1617 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001618 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001619 flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001620}
1621
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001622/*
1623 * flash_read_factory_serial - read the device Id from the protection area
wdenk2cefd152004-02-08 22:55:38 +00001624 */
Mario Six88f439f2018-01-26 14:43:32 +01001625void flash_read_factory_serial(flash_info_t *info, void *buffer, int offset,
Mario Sixdde85502018-01-26 14:43:55 +01001626 int len)
wdenk2cefd152004-02-08 22:55:38 +00001627{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001628 uchar *src;
wdenke65527f2004-02-12 00:47:09 +00001629
Mario Sixfa290692018-01-26 14:43:31 +01001630 src = flash_map(info, 0, FLASH_OFFSET_INTEL_PROTECTION);
1631 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1632 memcpy(buffer, src + offset, len);
1633 flash_write_cmd(info, 0, 0, info->cmd_reset);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001634 udelay(1);
Haavard Skinnemoene3ea1882007-12-13 12:56:34 +01001635 flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src);
wdenk2cefd152004-02-08 22:55:38 +00001636}
1637
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001638#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001639
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001640/*-----------------------------------------------------------------------
1641 * Reverse the order of the erase regions in the CFI QRY structure.
1642 * This is needed for chips that are either a) correctly detected as
1643 * top-boot, or b) buggy.
1644 */
1645static void cfi_reverse_geometry(struct cfi_qry *qry)
1646{
1647 unsigned int i, j;
1648 u32 tmp;
1649
1650 for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) {
Mario Sixd1141c52018-01-26 14:43:42 +01001651 tmp = get_unaligned(&qry->erase_region_info[i]);
1652 put_unaligned(get_unaligned(&qry->erase_region_info[j]),
1653 &qry->erase_region_info[i]);
1654 put_unaligned(tmp, &qry->erase_region_info[j]);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001655 }
1656}
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001657
wdenk2cefd152004-02-08 22:55:38 +00001658/*-----------------------------------------------------------------------
Stefan Roese12797482006-11-13 13:55:24 +01001659 * read jedec ids from device and set corresponding fields in info struct
1660 *
1661 * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct
1662 *
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001663 */
1664static void cmdset_intel_read_jedec_ids(flash_info_t *info)
1665{
1666 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001667 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001668 flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID);
1669 udelay(1000); /* some flash are slow to respond */
Mario Sixfa290692018-01-26 14:43:31 +01001670 info->manufacturer_id = flash_read_uchar(info,
Mario Sixdde85502018-01-26 14:43:55 +01001671 FLASH_OFFSET_MANUFACTURER_ID);
Philippe De Muyter35bc0812010-08-10 16:54:52 +02001672 info->device_id = (info->chipwidth == FLASH_CFI_16BIT) ?
Mario Sixfa290692018-01-26 14:43:31 +01001673 flash_read_word(info, FLASH_OFFSET_DEVICE_ID) :
1674 flash_read_uchar(info, FLASH_OFFSET_DEVICE_ID);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001675 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1676}
1677
1678static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry)
1679{
1680 info->cmd_reset = FLASH_CMD_RESET;
1681
1682 cmdset_intel_read_jedec_ids(info);
1683 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1684
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001685#ifdef CONFIG_SYS_FLASH_PROTECTION
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001686 /* read legacy lock/unlock bit from intel flash */
1687 if (info->ext_addr) {
Mario Sixdde85502018-01-26 14:43:55 +01001688 info->legacy_unlock =
1689 flash_read_uchar(info, info->ext_addr + 5) & 0x08;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001690 }
1691#endif
1692
1693 return 0;
1694}
1695
1696static void cmdset_amd_read_jedec_ids(flash_info_t *info)
1697{
Mario Sixf8783d22018-01-26 14:43:51 +01001698 ushort bank_id = 0;
1699 uchar manu_id;
York Sunde067cd2017-11-18 11:09:08 -08001700 uchar feature;
Niklaus Gigerf447f712009-07-22 17:13:24 +02001701
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001702 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
1703 flash_unlock_seq(info, 0);
1704 flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID);
1705 udelay(1000); /* some flash are slow to respond */
Tor Krill7f2a3052008-03-28 11:29:10 +01001706
Mario Sixf8783d22018-01-26 14:43:51 +01001707 manu_id = flash_read_uchar(info, FLASH_OFFSET_MANUFACTURER_ID);
Niklaus Gigerf447f712009-07-22 17:13:24 +02001708 /* JEDEC JEP106Z specifies ID codes up to bank 7 */
Mario Sixf8783d22018-01-26 14:43:51 +01001709 while (manu_id == FLASH_CONTINUATION_CODE && bank_id < 0x800) {
1710 bank_id += 0x100;
1711 manu_id = flash_read_uchar(info,
Mario Sixdde85502018-01-26 14:43:55 +01001712 bank_id | FLASH_OFFSET_MANUFACTURER_ID);
Niklaus Gigerf447f712009-07-22 17:13:24 +02001713 }
Mario Sixf8783d22018-01-26 14:43:51 +01001714 info->manufacturer_id = manu_id;
Tor Krill7f2a3052008-03-28 11:29:10 +01001715
York Sunde067cd2017-11-18 11:09:08 -08001716 debug("info->ext_addr = 0x%x, cfi_version = 0x%x\n",
1717 info->ext_addr, info->cfi_version);
1718 if (info->ext_addr && info->cfi_version >= 0x3134) {
1719 /* read software feature (at 0x53) */
1720 feature = flash_read_uchar(info, info->ext_addr + 0x13);
1721 debug("feature = 0x%x\n", feature);
1722 info->sr_supported = feature & 0x1;
1723 }
Marek Vasut9b718472017-09-12 19:09:31 +02001724
Mario Sixe2c07462018-01-26 14:43:33 +01001725 switch (info->chipwidth) {
Tor Krill7f2a3052008-03-28 11:29:10 +01001726 case FLASH_CFI_8BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001727 info->device_id = flash_read_uchar(info,
Mario Sixdde85502018-01-26 14:43:55 +01001728 FLASH_OFFSET_DEVICE_ID);
Tor Krill7f2a3052008-03-28 11:29:10 +01001729 if (info->device_id == 0x7E) {
1730 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001731 info->device_id2 = flash_read_uchar(info,
Mario Sixdde85502018-01-26 14:43:55 +01001732 FLASH_OFFSET_DEVICE_ID2);
Tor Krill7f2a3052008-03-28 11:29:10 +01001733 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001734 info->device_id2 |= flash_read_uchar(info,
Tor Krill7f2a3052008-03-28 11:29:10 +01001735 FLASH_OFFSET_DEVICE_ID3);
1736 }
1737 break;
1738 case FLASH_CFI_16BIT:
Mario Sixfa290692018-01-26 14:43:31 +01001739 info->device_id = flash_read_word(info,
Mario Sixdde85502018-01-26 14:43:55 +01001740 FLASH_OFFSET_DEVICE_ID);
Heiko Schocher27cea502011-04-11 14:16:19 +02001741 if ((info->device_id & 0xff) == 0x7E) {
1742 /* AMD 3-byte (expanded) device ids */
Mario Sixfa290692018-01-26 14:43:31 +01001743 info->device_id2 = flash_read_uchar(info,
Mario Sixdde85502018-01-26 14:43:55 +01001744 FLASH_OFFSET_DEVICE_ID2);
Heiko Schocher27cea502011-04-11 14:16:19 +02001745 info->device_id2 <<= 8;
Mario Sixfa290692018-01-26 14:43:31 +01001746 info->device_id2 |= flash_read_uchar(info,
Heiko Schocher27cea502011-04-11 14:16:19 +02001747 FLASH_OFFSET_DEVICE_ID3);
1748 }
Tor Krill7f2a3052008-03-28 11:29:10 +01001749 break;
1750 default:
1751 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001752 }
1753 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001754 udelay(1);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001755}
1756
1757static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry)
1758{
1759 info->cmd_reset = AMD_CMD_RESET;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01001760 info->cmd_erase_sector = AMD_CMD_ERASE_SECTOR;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001761
1762 cmdset_amd_read_jedec_ids(info);
1763 flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI);
1764
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001765#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roese7de65842012-12-06 15:44:11 +01001766 if (info->ext_addr) {
1767 /* read sector protect/unprotect scheme (at 0x49) */
1768 if (flash_read_uchar(info, info->ext_addr + 9) == 0x8)
Anatolij Gustschin041b04f2012-08-09 08:18:12 +02001769 info->legacy_unlock = 1;
1770 }
1771#endif
1772
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01001773 return 0;
1774}
1775
1776#ifdef CONFIG_FLASH_CFI_LEGACY
Mario Six88f439f2018-01-26 14:43:32 +01001777static void flash_read_jedec_ids(flash_info_t *info)
Stefan Roese12797482006-11-13 13:55:24 +01001778{
1779 info->manufacturer_id = 0;
1780 info->device_id = 0;
1781 info->device_id2 = 0;
1782
1783 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001784 case CFI_CMDSET_INTEL_PROG_REGIONS:
Stefan Roese12797482006-11-13 13:55:24 +01001785 case CFI_CMDSET_INTEL_STANDARD:
1786 case CFI_CMDSET_INTEL_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001787 cmdset_intel_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001788 break;
1789 case CFI_CMDSET_AMD_STANDARD:
1790 case CFI_CMDSET_AMD_EXTENDED:
Michael Schwingen5fb0aa42008-01-12 20:29:47 +01001791 cmdset_amd_read_jedec_ids(info);
Stefan Roese12797482006-11-13 13:55:24 +01001792 break;
1793 default:
1794 break;
1795 }
1796}
1797
1798/*-----------------------------------------------------------------------
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001799 * Call board code to request info about non-CFI flash.
1800 * board_flash_get_legacy needs to fill in at least:
1801 * info->portwidth, info->chipwidth and info->interface for Jedec probing.
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001802 */
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001803static int flash_detect_legacy(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00001804{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001805 flash_info_t *info = &flash_info[banknum];
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001806
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001807 if (board_flash_get_legacy(base, banknum, info)) {
1808 /* board code may have filled info completely. If not, we
Mario Six1ec6d342018-01-26 14:43:41 +01001809 * use JEDEC ID probing.
1810 */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001811 if (!info->vendor) {
1812 int modes[] = {
1813 CFI_CMDSET_AMD_STANDARD,
1814 CFI_CMDSET_INTEL_STANDARD
1815 };
1816 int i;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001817
Axel Lin85706c82013-06-23 00:56:46 +08001818 for (i = 0; i < ARRAY_SIZE(modes); i++) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001819 info->vendor = modes[i];
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001820 info->start[0] =
1821 (ulong)map_physmem(base,
Stefan Roeseb8443702009-02-05 11:44:52 +01001822 info->portwidth,
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001823 MAP_NOCACHE);
Mario Six0c9be972018-01-26 14:43:39 +01001824 if (info->portwidth == FLASH_CFI_8BIT &&
Mario Sixdde85502018-01-26 14:43:55 +01001825 info->interface == FLASH_CFI_X8X16) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001826 info->addr_unlock1 = 0x2AAA;
1827 info->addr_unlock2 = 0x5555;
1828 } else {
1829 info->addr_unlock1 = 0x5555;
1830 info->addr_unlock2 = 0x2AAA;
1831 }
1832 flash_read_jedec_ids(info);
1833 debug("JEDEC PROBE: ID %x %x %x\n",
Mario Sixdde85502018-01-26 14:43:55 +01001834 info->manufacturer_id,
1835 info->device_id,
1836 info->device_id2);
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001837 if (jedec_flash_match(info, info->start[0]))
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001838 break;
Mario Six411ede32018-01-26 14:43:45 +01001839
1840 unmap_physmem((void *)info->start[0],
1841 info->portwidth);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001842 }
1843 }
1844
Mario Sixe2c07462018-01-26 14:43:33 +01001845 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04001846 case CFI_CMDSET_INTEL_PROG_REGIONS:
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001847 case CFI_CMDSET_INTEL_STANDARD:
1848 case CFI_CMDSET_INTEL_EXTENDED:
1849 info->cmd_reset = FLASH_CMD_RESET;
1850 break;
1851 case CFI_CMDSET_AMD_STANDARD:
1852 case CFI_CMDSET_AMD_EXTENDED:
1853 case CFI_CMDSET_AMD_LEGACY:
1854 info->cmd_reset = AMD_CMD_RESET;
1855 break;
1856 }
1857 info->flash_id = FLASH_MAN_CFI;
1858 return 1;
1859 }
1860 return 0; /* use CFI */
1861}
1862#else
Becky Bruce9d1f6af2009-02-02 16:34:51 -06001863static inline int flash_detect_legacy(phys_addr_t base, int banknum)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001864{
1865 return 0; /* use CFI */
1866}
1867#endif
1868
1869/*-----------------------------------------------------------------------
1870 * detect if flash is compatible with the Common Flash Interface (CFI)
1871 * http://www.jedec.org/download/search/jesd68.pdf
1872 */
Mario Sixdde85502018-01-26 14:43:55 +01001873static void flash_read_cfi(flash_info_t *info, void *buf, unsigned int start,
1874 size_t len)
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001875{
1876 u8 *p = buf;
1877 unsigned int i;
1878
1879 for (i = 0; i < len; i++)
Stefan Roese70a90b72013-04-12 19:04:54 +02001880 p[i] = flash_read_uchar(info, start + i);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001881}
Stefan Roese6e83e342009-10-27 15:15:55 +01001882
Kim Phillipsd303b862012-10-29 13:34:45 +00001883static void __flash_cmd_reset(flash_info_t *info)
Stefan Roese6e83e342009-10-27 15:15:55 +01001884{
1885 /*
1886 * We do not yet know what kind of commandset to use, so we issue
1887 * the reset command in both Intel and AMD variants, in the hope
1888 * that AMD flash roms ignore the Intel command.
1889 */
1890 flash_write_cmd(info, 0, 0, AMD_CMD_RESET);
Aaron Williamsffcef2f2011-04-12 00:59:04 -07001891 udelay(1);
Stefan Roese6e83e342009-10-27 15:15:55 +01001892 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
1893}
Mario Sixc7e359e2018-01-26 14:43:37 +01001894
Stefan Roese6e83e342009-10-27 15:15:55 +01001895void flash_cmd_reset(flash_info_t *info)
Mario Sixa828c1e2018-01-26 14:43:36 +01001896 __attribute__((weak, alias("__flash_cmd_reset")));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001897
Mario Six88f439f2018-01-26 14:43:32 +01001898static int __flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001899{
1900 int cfi_offset;
1901
Stefan Roese70a90b72013-04-12 19:04:54 +02001902 /* Issue FLASH reset command */
1903 flash_cmd_reset(info);
1904
Axel Lin85706c82013-06-23 00:56:46 +08001905 for (cfi_offset = 0; cfi_offset < ARRAY_SIZE(flash_offset_cfi);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001906 cfi_offset++) {
Mario Sixfa290692018-01-26 14:43:31 +01001907 flash_write_cmd(info, 0, flash_offset_cfi[cfi_offset],
Mario Sixdde85502018-01-26 14:43:55 +01001908 FLASH_CMD_CFI);
Mario Six0c9be972018-01-26 14:43:39 +01001909 if (flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP, 'Q') &&
Mario Sixbc762c12018-01-26 14:43:54 +01001910 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R') &&
1911 flash_isequal(info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) {
Mario Sixdde85502018-01-26 14:43:55 +01001912 flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP,
1913 sizeof(struct cfi_qry));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01001914 info->interface = le16_to_cpu(qry->interface_desc);
Jagannadha Sutradharudu Tekicb99a772021-02-26 08:51:49 +01001915 /* Some flash chips can support multiple bus widths.
1916 * In this case, override the interface width and
1917 * limit it to the port width.
1918 */
1919 if ((info->interface == FLASH_CFI_X8X16) &&
1920 (info->portwidth == FLASH_CFI_8BIT)) {
1921 debug("Overriding 16-bit interface width to"
1922 " 8-bit port width\n");
1923 info->interface = FLASH_CFI_X8;
1924 } else if ((info->interface == FLASH_CFI_X16X32) &&
1925 (info->portwidth == FLASH_CFI_16BIT)) {
1926 debug("Overriding 16-bit interface width to"
1927 " 16-bit port width\n");
1928 info->interface = FLASH_CFI_X16;
1929 }
Stefan Roese70a90b72013-04-12 19:04:54 +02001930
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001931 info->cfi_offset = flash_offset_cfi[cfi_offset];
Mario Sixfa290692018-01-26 14:43:31 +01001932 debug("device interface is %d\n",
Mario Sixdde85502018-01-26 14:43:55 +01001933 info->interface);
Jagannadha Sutradharudu Tekicb99a772021-02-26 08:51:49 +01001934 debug("found port %d chip %d chip_lsb %d ",
1935 info->portwidth, info->chipwidth, info->chip_lsb);
Mario Sixfa290692018-01-26 14:43:31 +01001936 debug("port %d bits chip %d bits\n",
Mario Sixdde85502018-01-26 14:43:55 +01001937 info->portwidth << CFI_FLASH_SHIFT_WIDTH,
1938 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02001939
1940 /* calculate command offsets as in the Linux driver */
Stefan Roese70a90b72013-04-12 19:04:54 +02001941 info->addr_unlock1 = 0x555;
1942 info->addr_unlock2 = 0x2aa;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001943
1944 /*
1945 * modify the unlock address if we are
1946 * in compatibility mode
1947 */
Mario Sixe2c07462018-01-26 14:43:33 +01001948 if (/* x8/x16 in x8 mode */
Mario Sixd1141c52018-01-26 14:43:42 +01001949 (info->chipwidth == FLASH_CFI_BY8 &&
1950 info->interface == FLASH_CFI_X8X16) ||
Mario Sixe2c07462018-01-26 14:43:33 +01001951 /* x16/x32 in x16 mode */
Mario Sixd1141c52018-01-26 14:43:42 +01001952 (info->chipwidth == FLASH_CFI_BY16 &&
Mario Sixc4b85c32018-01-26 14:43:46 +01001953 info->interface == FLASH_CFI_X16X32)) {
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001954 info->addr_unlock1 = 0xaaa;
1955 info->addr_unlock2 = 0x555;
1956 }
1957
1958 info->name = "CFI conformant";
1959 return 1;
1960 }
1961 }
1962
1963 return 0;
1964}
1965
Mario Six88f439f2018-01-26 14:43:32 +01001966static int flash_detect_cfi(flash_info_t *info, struct cfi_qry *qry)
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001967{
Mario Sixfa290692018-01-26 14:43:31 +01001968 debug("flash detect cfi\n");
wdenk2cefd152004-02-08 22:55:38 +00001969
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02001970 for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH;
wdenke65527f2004-02-12 00:47:09 +00001971 info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) {
1972 for (info->chipwidth = FLASH_CFI_BY8;
1973 info->chipwidth <= info->portwidth;
Jagannadha Sutradharudu Tekicb99a772021-02-26 08:51:49 +01001974 info->chipwidth <<= 1) {
1975 /*
1976 * First, try detection without shifting the addresses
1977 * for 8bit devices (16bit wide connection)
1978 */
1979 info->chip_lsb = 0;
1980 if (__flash_detect_cfi(info, qry))
1981 return 1;
1982
1983 /*
1984 * Not detected, so let's try with shifting
1985 * for 8bit devices
1986 */
1987 info->chip_lsb = 1;
Stefan Roese70a90b72013-04-12 19:04:54 +02001988 if (__flash_detect_cfi(info, qry))
Haavard Skinnemoend523e392007-12-13 12:56:28 +01001989 return 1;
Jagannadha Sutradharudu Tekicb99a772021-02-26 08:51:49 +01001990 }
wdenk2cefd152004-02-08 22:55:38 +00001991 }
Mario Sixfa290692018-01-26 14:43:31 +01001992 debug("not found\n");
wdenk2cefd152004-02-08 22:55:38 +00001993 return 0;
1994}
wdenke65527f2004-02-12 00:47:09 +00001995
wdenk2cefd152004-02-08 22:55:38 +00001996/*
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01001997 * Manufacturer-specific quirks. Add workarounds for geometry
1998 * reversal, etc. here.
1999 */
2000static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry)
2001{
2002 /* check if flash geometry needs reversal */
2003 if (qry->num_erase_regions > 1) {
2004 /* reverse geometry if top boot part */
2005 if (info->cfi_version < 0x3131) {
2006 /* CFI < 1.1, try to guess from device id */
2007 if ((info->device_id & 0x80) != 0)
2008 cfi_reverse_geometry(qry);
Stefan Roese70a90b72013-04-12 19:04:54 +02002009 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002010 /* CFI >= 1.1, deduct from top/bottom flag */
2011 /* note: ext_addr is valid since cfi_version > 0 */
2012 cfi_reverse_geometry(qry);
2013 }
2014 }
2015}
2016
2017static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry)
2018{
2019 int reverse_geometry = 0;
2020
2021 /* Check the "top boot" bit in the PRI */
2022 if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1))
2023 reverse_geometry = 1;
2024
2025 /* AT49BV6416(T) list the erase regions in the wrong order.
2026 * However, the device ID is identical with the non-broken
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +01002027 * AT49BV642D they differ in the high byte.
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002028 */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002029 if (info->device_id == 0xd6 || info->device_id == 0xd2)
2030 reverse_geometry = !reverse_geometry;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002031
2032 if (reverse_geometry)
2033 cfi_reverse_geometry(qry);
2034}
2035
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002036static void flash_fixup_stm(flash_info_t *info, struct cfi_qry *qry)
2037{
2038 /* check if flash geometry needs reversal */
2039 if (qry->num_erase_regions > 1) {
2040 /* reverse geometry if top boot part */
2041 if (info->cfi_version < 0x3131) {
Mike Frysinger02a37862011-04-10 16:06:29 -04002042 /* CFI < 1.1, guess by device id */
2043 if (info->device_id == 0x22CA || /* M29W320DT */
2044 info->device_id == 0x2256 || /* M29W320ET */
2045 info->device_id == 0x22D7) { /* M29W800DT */
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002046 cfi_reverse_geometry(qry);
2047 }
Mike Frysinger97dd8992011-05-09 18:33:36 -04002048 } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) {
2049 /* CFI >= 1.1, deduct from top/bottom flag */
2050 /* note: ext_addr is valid since cfi_version > 0 */
2051 cfi_reverse_geometry(qry);
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002052 }
2053 }
2054}
2055
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002056static void flash_fixup_sst(flash_info_t *info, struct cfi_qry *qry)
2057{
2058 /*
2059 * SST, for many recent nor parallel flashes, says they are
2060 * CFI-conformant. This is not true, since qry struct.
2061 * reports a std. AMD command set (0x0002), while SST allows to
2062 * erase two different sector sizes for the same memory.
2063 * 64KB sector (SST call it block) needs 0x30 to be erased.
2064 * 4KB sector (SST call it sector) needs 0x50 to be erased.
2065 * Since CFI query detect the 4KB number of sectors, users expects
2066 * a sector granularity of 4KB, and it is here set.
2067 */
2068 if (info->device_id == 0x5D23 || /* SST39VF3201B */
2069 info->device_id == 0x5C23) { /* SST39VF3202B */
2070 /* set sector granularity to 4KB */
Mario Sixa828c1e2018-01-26 14:43:36 +01002071 info->cmd_erase_sector = 0x50;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002072 }
2073}
2074
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302075static void flash_fixup_num(flash_info_t *info, struct cfi_qry *qry)
2076{
2077 /*
2078 * The M29EW devices seem to report the CFI information wrong
2079 * when it's in 8 bit mode.
2080 * There's an app note from Numonyx on this issue.
2081 * So adjust the buffer size for M29EW while operating in 8-bit mode
2082 */
Mario Sixd1141c52018-01-26 14:43:42 +01002083 if (qry->max_buf_write_size > 0x8 &&
Mario Sixdde85502018-01-26 14:43:55 +01002084 info->device_id == 0x7E &&
2085 (info->device_id2 == 0x2201 ||
2086 info->device_id2 == 0x2301 ||
2087 info->device_id2 == 0x2801 ||
2088 info->device_id2 == 0x4801)) {
Mario Six246e5062018-01-26 14:43:50 +01002089 debug("Adjusted buffer size on Numonyx flash");
2090 debug(" M29EW family in 8 bit mode\n");
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302091 qry->max_buf_write_size = 0x8;
2092 }
2093}
2094
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002095/*
wdenk2cefd152004-02-08 22:55:38 +00002096 * The following code cannot be run from FLASH!
2097 *
2098 */
Mario Sixfa290692018-01-26 14:43:31 +01002099ulong flash_get_size(phys_addr_t base, int banknum)
wdenk2cefd152004-02-08 22:55:38 +00002100{
wdenke65527f2004-02-12 00:47:09 +00002101 flash_info_t *info = &flash_info[banknum];
wdenk2cefd152004-02-08 22:55:38 +00002102 int i, j;
2103 flash_sect_t sect_cnt;
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002104 phys_addr_t sector;
wdenk2cefd152004-02-08 22:55:38 +00002105 unsigned long tmp;
2106 int size_ratio;
2107 uchar num_erase_regions;
wdenke65527f2004-02-12 00:47:09 +00002108 int erase_region_size;
2109 int erase_region_count;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002110 struct cfi_qry qry;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002111 unsigned long max_size;
Stefan Roese12797482006-11-13 13:55:24 +01002112
Kumar Gala899032b2008-05-15 15:13:08 -05002113 memset(&qry, 0, sizeof(qry));
2114
Stefan Roese12797482006-11-13 13:55:24 +01002115 info->ext_addr = 0;
2116 info->cfi_version = 0;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002117#ifdef CONFIG_SYS_FLASH_PROTECTION
Stefan Roeseefef95b2006-04-01 13:41:03 +02002118 info->legacy_unlock = 0;
2119#endif
wdenk2cefd152004-02-08 22:55:38 +00002120
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002121 info->start[0] = (ulong)map_physmem(base, info->portwidth, MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002122
Mario Sixfa290692018-01-26 14:43:31 +01002123 if (flash_detect_cfi(info, &qry)) {
Mario Sixd1141c52018-01-26 14:43:42 +01002124 info->vendor = le16_to_cpu(get_unaligned(&qry.p_id));
2125 info->ext_addr = le16_to_cpu(get_unaligned(&qry.p_adr));
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002126 num_erase_regions = qry.num_erase_regions;
2127
Stefan Roese12797482006-11-13 13:55:24 +01002128 if (info->ext_addr) {
Mario Sixa828c1e2018-01-26 14:43:36 +01002129 info->cfi_version = (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002130 info->ext_addr + 3) << 8;
Mario Sixa828c1e2018-01-26 14:43:36 +01002131 info->cfi_version |= (ushort)flash_read_uchar(info,
Stefan Roese70a90b72013-04-12 19:04:54 +02002132 info->ext_addr + 4);
Stefan Roese12797482006-11-13 13:55:24 +01002133 }
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002134
wdenke65527f2004-02-12 00:47:09 +00002135#ifdef DEBUG
Mario Sixfa290692018-01-26 14:43:31 +01002136 flash_printqry(&qry);
wdenke65527f2004-02-12 00:47:09 +00002137#endif
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002138
wdenke65527f2004-02-12 00:47:09 +00002139 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002140 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk2cefd152004-02-08 22:55:38 +00002141 case CFI_CMDSET_INTEL_STANDARD:
2142 case CFI_CMDSET_INTEL_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002143 cmdset_intel_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002144 break;
2145 case CFI_CMDSET_AMD_STANDARD:
2146 case CFI_CMDSET_AMD_EXTENDED:
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002147 cmdset_amd_init(info, &qry);
wdenk2cefd152004-02-08 22:55:38 +00002148 break;
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002149 default:
2150 printf("CFI: Unknown command set 0x%x\n",
Mario Sixdde85502018-01-26 14:43:55 +01002151 info->vendor);
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002152 /*
2153 * Unfortunately, this means we don't know how
2154 * to get the chip back to Read mode. Might
2155 * as well try an Intel-style reset...
2156 */
2157 flash_write_cmd(info, 0, 0, FLASH_CMD_RESET);
2158 return 0;
wdenk2cefd152004-02-08 22:55:38 +00002159 }
wdenk6cfa84e2004-02-10 00:03:41 +00002160
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002161 /* Do manufacturer-specific fixups */
2162 switch (info->manufacturer_id) {
Mario Schuknecht5c3579e2011-02-21 13:13:14 +01002163 case 0x0001: /* AMD */
2164 case 0x0037: /* AMIC */
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002165 flash_fixup_amd(info, &qry);
2166 break;
2167 case 0x001f:
2168 flash_fixup_atmel(info, &qry);
2169 break;
Richard Retanubunbe4dca22009-01-14 08:44:26 -05002170 case 0x0020:
2171 flash_fixup_stm(info, &qry);
2172 break;
Angelo Dureghello7ba30282012-12-01 01:14:18 +01002173 case 0x00bf: /* SST */
2174 flash_fixup_sst(info, &qry);
2175 break;
Jagannadha Sutradharudu Teki130def32013-03-01 16:54:26 +05302176 case 0x0089: /* Numonyx */
2177 flash_fixup_num(info, &qry);
2178 break;
Haavard Skinnemoen750ea7f2007-12-14 15:36:18 +01002179 }
2180
Mario Sixfa290692018-01-26 14:43:31 +01002181 debug("manufacturer is %d\n", info->vendor);
2182 debug("manufacturer id is 0x%x\n", info->manufacturer_id);
2183 debug("device id is 0x%x\n", info->device_id);
2184 debug("device id2 is 0x%x\n", info->device_id2);
2185 debug("cfi version is 0x%04x\n", info->cfi_version);
Stefan Roese12797482006-11-13 13:55:24 +01002186
wdenk2cefd152004-02-08 22:55:38 +00002187 size_ratio = info->portwidth / info->chipwidth;
wdenke65527f2004-02-12 00:47:09 +00002188 /* if the chip is x8/x16 reduce the ratio by half */
Mario Sixd1141c52018-01-26 14:43:42 +01002189 if (info->interface == FLASH_CFI_X8X16 &&
Mario Sixdde85502018-01-26 14:43:55 +01002190 info->chipwidth == FLASH_CFI_BY8) {
wdenke65527f2004-02-12 00:47:09 +00002191 size_ratio >>= 1;
2192 }
Mario Sixfa290692018-01-26 14:43:31 +01002193 debug("size_ratio %d port %d bits chip %d bits\n",
Mario Sixdde85502018-01-26 14:43:55 +01002194 size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH,
2195 info->chipwidth << CFI_FLASH_SHIFT_WIDTH);
Ilya Yanok755c1802010-10-21 17:20:12 +02002196 info->size = 1 << qry.dev_size;
2197 /* multiply the size by the number of chips */
2198 info->size *= size_ratio;
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002199 max_size = cfi_flash_bank_size(banknum);
Nuno Sá9dccf342023-05-11 13:19:50 +02002200#ifdef CONFIG_CFI_FLASH
2201 if (max_size)
2202 max_size = min((unsigned long)info->addr_size, max_size);
2203 else
2204 max_size = info->addr_size;
2205#endif
Mario Sixd1141c52018-01-26 14:43:42 +01002206 if (max_size && info->size > max_size) {
Ilya Yanok755c1802010-10-21 17:20:12 +02002207 debug("[truncated from %ldMiB]", info->size >> 20);
2208 info->size = max_size;
2209 }
Mario Sixfa290692018-01-26 14:43:31 +01002210 debug("found %d erase regions\n", num_erase_regions);
wdenk2cefd152004-02-08 22:55:38 +00002211 sect_cnt = 0;
2212 sector = base;
wdenke65527f2004-02-12 00:47:09 +00002213 for (i = 0; i < num_erase_regions; i++) {
2214 if (i > NUM_ERASE_REGIONS) {
Mario Sixfa290692018-01-26 14:43:31 +01002215 printf("%d erase regions found, only %d used\n",
Mario Sixdde85502018-01-26 14:43:55 +01002216 num_erase_regions, NUM_ERASE_REGIONS);
wdenk2cefd152004-02-08 22:55:38 +00002217 break;
2218 }
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002219
Andrew Gabbasovc1592582013-05-14 12:27:52 -05002220 tmp = le32_to_cpu(get_unaligned(
Mario Sixd1141c52018-01-26 14:43:42 +01002221 &qry.erase_region_info[i]));
Haavard Skinnemoenc4d478b2007-12-14 15:36:17 +01002222 debug("erase region %u: 0x%08lx\n", i, tmp);
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002223
2224 erase_region_count = (tmp & 0xffff) + 1;
2225 tmp >>= 16;
wdenke65527f2004-02-12 00:47:09 +00002226 erase_region_size =
2227 (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128;
Mario Sixbc762c12018-01-26 14:43:54 +01002228 debug("erase_region_count = %d ", erase_region_count);
2229 debug("erase_region_size = %d\n", erase_region_size);
wdenke65527f2004-02-12 00:47:09 +00002230 for (j = 0; j < erase_region_count; j++) {
Ilya Yanok755c1802010-10-21 17:20:12 +02002231 if (sector - base >= info->size)
2232 break;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002233 if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
Michael Schwingen73d044d2007-12-07 23:35:02 +01002234 printf("ERROR: too many flash sectors\n");
2235 break;
2236 }
Becky Bruce9d1f6af2009-02-02 16:34:51 -06002237 info->start[sect_cnt] =
2238 (ulong)map_physmem(sector,
2239 info->portwidth,
2240 MAP_NOCACHE);
wdenk2cefd152004-02-08 22:55:38 +00002241 sector += (erase_region_size * size_ratio);
wdenk26c58432005-01-09 17:12:27 +00002242
2243 /*
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002244 * Only read protection status from
2245 * supported devices (intel...)
wdenk26c58432005-01-09 17:12:27 +00002246 */
2247 switch (info->vendor) {
Vasiliy Leoenenko7d1794c2008-05-07 21:25:33 +04002248 case CFI_CMDSET_INTEL_PROG_REGIONS:
wdenk26c58432005-01-09 17:12:27 +00002249 case CFI_CMDSET_INTEL_EXTENDED:
2250 case CFI_CMDSET_INTEL_STANDARD:
Stefan Roese5215df12010-10-25 18:31:29 +02002251 /*
2252 * Set flash to read-id mode. Otherwise
2253 * reading protected status is not
2254 * guaranteed.
2255 */
2256 flash_write_cmd(info, sect_cnt, 0,
2257 FLASH_CMD_READ_ID);
wdenk26c58432005-01-09 17:12:27 +00002258 info->protect[sect_cnt] =
Mario Sixfa290692018-01-26 14:43:31 +01002259 flash_isset(info, sect_cnt,
Mario Sixdde85502018-01-26 14:43:55 +01002260 FLASH_OFFSET_PROTECT,
2261 FLASH_STATUS_PROTECT);
Vasily Khoruzhickcf464002016-03-20 18:37:10 -07002262 flash_write_cmd(info, sect_cnt, 0,
2263 FLASH_CMD_RESET);
wdenk26c58432005-01-09 17:12:27 +00002264 break;
Stefan Roesebcb33442012-12-06 15:44:10 +01002265 case CFI_CMDSET_AMD_EXTENDED:
2266 case CFI_CMDSET_AMD_STANDARD:
Stefan Roese7de65842012-12-06 15:44:11 +01002267 if (!info->legacy_unlock) {
Stefan Roesebcb33442012-12-06 15:44:10 +01002268 /* default: not protected */
2269 info->protect[sect_cnt] = 0;
2270 break;
2271 }
2272
2273 /* Read protection (PPB) from sector */
2274 flash_write_cmd(info, 0, 0,
2275 info->cmd_reset);
2276 flash_unlock_seq(info, 0);
2277 flash_write_cmd(info, 0,
2278 info->addr_unlock1,
Marek Vasut43dad6f2021-04-11 20:47:45 +02002279 AMD_CMD_SET_PPB_ENTRY);
Stefan Roesebcb33442012-12-06 15:44:10 +01002280 info->protect[sect_cnt] =
Marek Vasut43dad6f2021-04-11 20:47:45 +02002281 !flash_isset(info, sect_cnt,
2282 0, 0x01);
2283 flash_write_cmd(info, 0, 0,
2284 info->cmd_reset);
Stefan Roesebcb33442012-12-06 15:44:10 +01002285 break;
wdenk26c58432005-01-09 17:12:27 +00002286 default:
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002287 /* default: not protected */
2288 info->protect[sect_cnt] = 0;
wdenk26c58432005-01-09 17:12:27 +00002289 }
2290
wdenk2cefd152004-02-08 22:55:38 +00002291 sect_cnt++;
2292 }
2293 }
2294
2295 info->sector_count = sect_cnt;
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002296 info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size);
2297 tmp = 1 << qry.block_erase_timeout_typ;
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002298 info->erase_blk_tout = tmp *
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002299 (1 << qry.block_erase_timeout_max);
2300 tmp = (1 << qry.buf_write_timeout_typ) *
2301 (1 << qry.buf_write_timeout_max);
2302
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002303 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002304 info->buffer_write_tout = (tmp + 999) / 1000;
2305 tmp = (1 << qry.word_write_timeout_typ) *
2306 (1 << qry.word_write_timeout_max);
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002307 /* round up when converting to ms */
Haavard Skinnemoen53baec72007-12-14 15:36:16 +01002308 info->write_tout = (tmp + 999) / 1000;
wdenk2cefd152004-02-08 22:55:38 +00002309 info->flash_id = FLASH_MAN_CFI;
Mario Sixd1141c52018-01-26 14:43:42 +01002310 if (info->interface == FLASH_CFI_X8X16 &&
2311 info->chipwidth == FLASH_CFI_BY8) {
Haavard Skinnemoend523e392007-12-13 12:56:28 +01002312 /* XXX - Need to test on x8/x16 in parallel. */
2313 info->portwidth >>= 1;
wdenked2ac4b2004-03-14 18:23:55 +00002314 }
Mike Frysinger59404ee2008-10-02 01:55:38 -04002315
Mario Sixfa290692018-01-26 14:43:31 +01002316 flash_write_cmd(info, 0, 0, info->cmd_reset);
wdenk2cefd152004-02-08 22:55:38 +00002317 }
2318
wdenke65527f2004-02-12 00:47:09 +00002319 return (info->size);
wdenk2cefd152004-02-08 22:55:38 +00002320}
2321
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002322#ifdef CONFIG_FLASH_CFI_MTD
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002323void flash_set_verbose(uint v)
2324{
2325 flash_verbose = v;
2326}
Mike Frysingerc2c093d2010-12-22 09:41:13 -05002327#endif
Piotr Ziecik2a7493c2008-11-17 15:49:32 +01002328
Stefan Roeseab935642010-10-25 18:31:48 +02002329static void cfi_flash_set_config_reg(u32 base, u16 val)
2330{
2331#ifdef CONFIG_SYS_CFI_FLASH_CONFIG_REGS
2332 /*
2333 * Only set this config register if really defined
2334 * to a valid value (0xffff is invalid)
2335 */
2336 if (val == 0xffff)
2337 return;
2338
2339 /*
2340 * Set configuration register. Data is "encrypted" in the 16 lower
2341 * address bits.
2342 */
2343 flash_write16(FLASH_CMD_SETUP, (void *)(base + (val << 1)));
2344 flash_write16(FLASH_CMD_SET_CR_CONFIRM, (void *)(base + (val << 1)));
2345
2346 /*
2347 * Finally issue reset-command to bring device back to
2348 * read-array mode
2349 */
2350 flash_write16(FLASH_CMD_RESET, (void *)base);
2351#endif
2352}
2353
wdenk2cefd152004-02-08 22:55:38 +00002354/*-----------------------------------------------------------------------
2355 */
Heiko Schocheref0946a2011-04-04 08:10:21 +02002356
Marek Vasuta26162d2017-08-20 17:20:00 +02002357static void flash_protect_default(void)
Heiko Schocheref0946a2011-04-04 08:10:21 +02002358{
Peter Tyser4f3c60d2011-04-13 11:46:56 -05002359#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
2360 int i;
2361 struct apl_s {
2362 ulong start;
2363 ulong size;
2364 } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST;
2365#endif
2366
Heiko Schocheref0946a2011-04-04 08:10:21 +02002367 /* Monitor protection ON by default */
Vignesh Raghavendra5b9d8002019-10-23 13:30:00 +05302368#if defined(CONFIG_SYS_MONITOR_BASE) && \
Tom Rini6a5dccc2022-11-16 13:10:41 -05002369 (CONFIG_SYS_MONITOR_BASE >= CFG_SYS_FLASH_BASE) && \
Heiko Schocheref0946a2011-04-04 08:10:21 +02002370 (!defined(CONFIG_MONITOR_IS_IN_RAM))
2371 flash_protect(FLAG_PROTECT_SET,
Mario Sixdde85502018-01-26 14:43:55 +01002372 CONFIG_SYS_MONITOR_BASE,
2373 CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
2374 flash_get_info(CONFIG_SYS_MONITOR_BASE));
Heiko Schocheref0946a2011-04-04 08:10:21 +02002375#endif
2376
2377 /* Environment protection ON by default */
2378#ifdef CONFIG_ENV_IS_IN_FLASH
2379 flash_protect(FLAG_PROTECT_SET,
Mario Sixdde85502018-01-26 14:43:55 +01002380 CONFIG_ENV_ADDR,
2381 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
2382 flash_get_info(CONFIG_ENV_ADDR));
Heiko Schocheref0946a2011-04-04 08:10:21 +02002383#endif
2384
2385 /* Redundant environment protection ON by default */
2386#ifdef CONFIG_ENV_ADDR_REDUND
2387 flash_protect(FLAG_PROTECT_SET,
Mario Sixdde85502018-01-26 14:43:55 +01002388 CONFIG_ENV_ADDR_REDUND,
2389 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
2390 flash_get_info(CONFIG_ENV_ADDR_REDUND));
Heiko Schocheref0946a2011-04-04 08:10:21 +02002391#endif
2392
2393#if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST)
Axel Lin85706c82013-06-23 00:56:46 +08002394 for (i = 0; i < ARRAY_SIZE(apl); i++) {
Marek Vasutcb1622e2011-10-21 14:17:05 +00002395 debug("autoprotecting from %08lx to %08lx\n",
Heiko Schocheref0946a2011-04-04 08:10:21 +02002396 apl[i].start, apl[i].start + apl[i].size - 1);
2397 flash_protect(FLAG_PROTECT_SET,
Mario Sixdde85502018-01-26 14:43:55 +01002398 apl[i].start,
2399 apl[i].start + apl[i].size - 1,
2400 flash_get_info(apl[i].start));
Heiko Schocheref0946a2011-04-04 08:10:21 +02002401 }
2402#endif
2403}
2404
Mario Sixfa290692018-01-26 14:43:31 +01002405unsigned long flash_init(void)
wdenk2cefd152004-02-08 22:55:38 +00002406{
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002407 unsigned long size = 0;
2408 int i;
wdenk2cefd152004-02-08 22:55:38 +00002409
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002410#ifdef CONFIG_SYS_FLASH_PROTECTION
Eric Schumann8f7ee7d2009-03-21 09:59:34 -04002411 /* read environment from EEPROM */
2412 char s[64];
Mario Sixc7e359e2018-01-26 14:43:37 +01002413
Simon Glass64b723f2017-08-03 12:22:12 -06002414 env_get_f("unlock", s, sizeof(s));
Michael Schwingen73d044d2007-12-07 23:35:02 +01002415#endif
wdenk2cefd152004-02-08 22:55:38 +00002416
Thomas Chou47eae232015-11-07 14:31:08 +08002417#ifdef CONFIG_CFI_FLASH /* for driver model */
2418 cfi_flash_init_dm();
2419#endif
2420
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002421 /* Init: no FLASHes known */
Patrick Delaunay6c5f5602022-01-04 14:23:58 +01002422 for (i = 0; i < CFI_FLASH_BANKS; ++i) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002423 flash_info[i].flash_id = FLASH_UNKNOWN;
wdenk2cefd152004-02-08 22:55:38 +00002424
Stefan Roeseab935642010-10-25 18:31:48 +02002425 /* Optionally write flash configuration register */
2426 cfi_flash_set_config_reg(cfi_flash_bank_addr(i),
2427 cfi_flash_config_reg(i));
2428
Stefan Roese7e7dda82010-08-30 10:11:51 +02002429 if (!flash_detect_legacy(cfi_flash_bank_addr(i), i))
Anatolij Gustschin6acb77b2010-11-28 02:13:33 +01002430 flash_get_size(cfi_flash_bank_addr(i), i);
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002431 size += flash_info[i].size;
2432 if (flash_info[i].flash_id == FLASH_UNKNOWN) {
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002433#ifndef CONFIG_SYS_FLASH_QUIET_TEST
Mario Six246e5062018-01-26 14:43:50 +01002434 printf("## Unknown flash on Bank %d ", i + 1);
2435 printf("- Size = 0x%08lx = %ld MB\n",
Mario Sixdde85502018-01-26 14:43:55 +01002436 flash_info[i].size,
2437 flash_info[i].size >> 20);
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002438#endif /* CONFIG_SYS_FLASH_QUIET_TEST */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002439 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002440#ifdef CONFIG_SYS_FLASH_PROTECTION
Jeroen Hofstee5a85e892014-06-17 22:47:31 +02002441 else if (strcmp(s, "yes") == 0) {
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002442 /*
2443 * Only the U-Boot image and it's environment
2444 * is protected, all other sectors are
2445 * unprotected (unlocked) if flash hardware
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002446 * protection is used (CONFIG_SYS_FLASH_PROTECTION)
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002447 * and the environment variable "unlock" is
2448 * set to "yes".
2449 */
2450 if (flash_info[i].legacy_unlock) {
2451 int k;
wdenk2cefd152004-02-08 22:55:38 +00002452
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002453 /*
2454 * Disable legacy_unlock temporarily,
2455 * since flash_real_protect would
2456 * relock all other sectors again
2457 * otherwise.
2458 */
2459 flash_info[i].legacy_unlock = 0;
wdenk2cefd152004-02-08 22:55:38 +00002460
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002461 /*
2462 * Legacy unlocking (e.g. Intel J3) ->
2463 * unlock only one sector. This will
2464 * unlock all sectors.
2465 */
Mario Sixfa290692018-01-26 14:43:31 +01002466 flash_real_protect(&flash_info[i], 0, 0);
wdenk2cefd152004-02-08 22:55:38 +00002467
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002468 flash_info[i].legacy_unlock = 1;
wdenk2cefd152004-02-08 22:55:38 +00002469
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002470 /*
2471 * Manually mark other sectors as
2472 * unlocked (unprotected)
2473 */
2474 for (k = 1; k < flash_info[i].sector_count; k++)
2475 flash_info[i].protect[k] = 0;
2476 } else {
2477 /*
2478 * No legancy unlocking -> unlock all sectors
2479 */
Mario Sixfa290692018-01-26 14:43:31 +01002480 flash_protect(FLAG_PROTECT_CLEAR,
Mario Sixdde85502018-01-26 14:43:55 +01002481 flash_info[i].start[0],
2482 flash_info[i].start[0]
2483 + flash_info[i].size - 1,
2484 &flash_info[i]);
Stefan Roesec865e6c2006-02-28 15:29:58 +01002485 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002486 }
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +02002487#endif /* CONFIG_SYS_FLASH_PROTECTION */
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002488 }
Stefan Roesec865e6c2006-02-28 15:29:58 +01002489
Heiko Schocheref0946a2011-04-04 08:10:21 +02002490 flash_protect_default();
Piotr Ziecik3e939e92008-11-17 15:57:58 +01002491#ifdef CONFIG_FLASH_CFI_MTD
2492 cfi_mtd_init();
2493#endif
2494
Haavard Skinnemoen6dd763c2007-10-06 18:55:36 +02002495 return (size);
wdenk2cefd152004-02-08 22:55:38 +00002496}
Thomas Chou47eae232015-11-07 14:31:08 +08002497
2498#ifdef CONFIG_CFI_FLASH /* for driver model */
2499static int cfi_flash_probe(struct udevice *dev)
2500{
Andre Przywarab2bb1b32020-09-24 00:22:04 +01002501 fdt_addr_t addr;
Nuno Sá9dccf342023-05-11 13:19:50 +02002502 fdt_size_t size;
Andre Przywarab2bb1b32020-09-24 00:22:04 +01002503 int idx;
Thomas Chou47eae232015-11-07 14:31:08 +08002504
Andre Przywarab2bb1b32020-09-24 00:22:04 +01002505 for (idx = 0; idx < CFI_MAX_FLASH_BANKS; idx++) {
Nuno Sá9dccf342023-05-11 13:19:50 +02002506 addr = dev_read_addr_size_index(dev, idx, &size);
Andre Przywarab2bb1b32020-09-24 00:22:04 +01002507 if (addr == FDT_ADDR_T_NONE)
2508 break;
Mario Six4d5b82d2018-03-28 14:38:41 +02002509
Marek Vasut970940f2017-09-12 19:09:08 +02002510 flash_info[cfi_flash_num_flash_banks].dev = dev;
2511 flash_info[cfi_flash_num_flash_banks].base = addr;
Nuno Sá9dccf342023-05-11 13:19:50 +02002512 flash_info[cfi_flash_num_flash_banks].addr_size = size;
Marek Vasut970940f2017-09-12 19:09:08 +02002513 cfi_flash_num_flash_banks++;
Thomas Chou47eae232015-11-07 14:31:08 +08002514 }
Marek Vasut970940f2017-09-12 19:09:08 +02002515 gd->bd->bi_flashstart = flash_info[0].base;
Thomas Chou47eae232015-11-07 14:31:08 +08002516
2517 return 0;
2518}
2519
2520static const struct udevice_id cfi_flash_ids[] = {
2521 { .compatible = "cfi-flash" },
2522 { .compatible = "jedec-flash" },
2523 {}
2524};
2525
2526U_BOOT_DRIVER(cfi_flash) = {
2527 .name = "cfi_flash",
2528 .id = UCLASS_MTD,
2529 .of_match = cfi_flash_ids,
2530 .probe = cfi_flash_probe,
2531};
2532#endif /* CONFIG_CFI_FLASH */