Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (c) 2011 The Chromium OS Authors. |
| 4 | * |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 5 | * This file is derived from the flashrom project. |
| 6 | */ |
| 7 | |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 8 | #ifndef _ICH_H_ |
| 9 | #define _ICH_H_ |
| 10 | |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 11 | #include <linux/bitops.h> |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 12 | struct ich7_spi_regs { |
| 13 | uint16_t spis; |
| 14 | uint16_t spic; |
| 15 | uint32_t spia; |
| 16 | uint64_t spid[8]; |
| 17 | uint64_t _pad; |
| 18 | uint32_t bbar; |
| 19 | uint16_t preop; |
| 20 | uint16_t optype; |
| 21 | uint8_t opmenu[8]; |
| 22 | } __packed; |
| 23 | |
| 24 | struct ich9_spi_regs { |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 25 | uint32_t bfpr; /* 0x00 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 26 | uint16_t hsfs; |
| 27 | uint16_t hsfc; |
| 28 | uint32_t faddr; |
| 29 | uint32_t _reserved0; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 30 | uint32_t fdata[16]; /* 0x10 */ |
| 31 | uint32_t frap; /* 0x50 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 32 | uint32_t freg[5]; |
| 33 | uint32_t _reserved1[3]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 34 | uint32_t pr[5]; /* 0x74 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 35 | uint32_t _reserved2[2]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 36 | uint8_t ssfs; /* 0x90 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 37 | uint8_t ssfc[3]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 38 | uint16_t preop; /* 0x94 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 39 | uint16_t optype; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 40 | uint8_t opmenu[8]; /* 0x98 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 41 | uint32_t bbar; |
| 42 | uint8_t _reserved3[12]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 43 | uint32_t fdoc; /* 0xb0 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 44 | uint32_t fdod; |
| 45 | uint8_t _reserved4[8]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 46 | uint32_t afc; /* 0xc0 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 47 | uint32_t lvscc; |
| 48 | uint32_t uvscc; |
| 49 | uint8_t _reserved5[4]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 50 | uint32_t fpb; /* 0xd0 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 51 | uint8_t _reserved6[28]; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 52 | uint32_t srdl; /* 0xf0 */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 53 | uint32_t srdc; |
Simon Glass | a08ca38 | 2015-01-27 22:13:43 -0700 | [diff] [blame] | 54 | uint32_t scs; |
| 55 | uint32_t bcr; |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 56 | } __packed; |
| 57 | |
| 58 | enum { |
| 59 | SPIS_SCIP = 0x0001, |
| 60 | SPIS_GRANT = 0x0002, |
| 61 | SPIS_CDS = 0x0004, |
| 62 | SPIS_FCERR = 0x0008, |
| 63 | SSFS_AEL = 0x0010, |
| 64 | SPIS_LOCK = 0x8000, |
| 65 | SPIS_RESERVED_MASK = 0x7ff0, |
| 66 | SSFS_RESERVED_MASK = 0x7fe2 |
| 67 | }; |
| 68 | |
| 69 | enum { |
| 70 | SPIC_SCGO = 0x000002, |
| 71 | SPIC_ACS = 0x000004, |
| 72 | SPIC_SPOP = 0x000008, |
| 73 | SPIC_DBC = 0x003f00, |
| 74 | SPIC_DS = 0x004000, |
| 75 | SPIC_SME = 0x008000, |
| 76 | SSFC_SCF_MASK = 0x070000, |
| 77 | SSFC_RESERVED = 0xf80000, |
| 78 | |
| 79 | /* Mask for speed byte, biuts 23:16 of SSFC */ |
| 80 | SSFC_SCF_33MHZ = 0x01, |
| 81 | }; |
| 82 | |
| 83 | enum { |
| 84 | HSFS_FDONE = 0x0001, |
| 85 | HSFS_FCERR = 0x0002, |
| 86 | HSFS_AEL = 0x0004, |
| 87 | HSFS_BERASE_MASK = 0x0018, |
| 88 | HSFS_BERASE_SHIFT = 3, |
| 89 | HSFS_SCIP = 0x0020, |
| 90 | HSFS_FDOPSS = 0x2000, |
| 91 | HSFS_FDV = 0x4000, |
| 92 | HSFS_FLOCKDN = 0x8000 |
| 93 | }; |
| 94 | |
| 95 | enum { |
| 96 | HSFC_FGO = 0x0001, |
| 97 | HSFC_FCYCLE_MASK = 0x0006, |
| 98 | HSFC_FCYCLE_SHIFT = 1, |
| 99 | HSFC_FDBC_MASK = 0x3f00, |
| 100 | HSFC_FDBC_SHIFT = 8, |
| 101 | HSFC_FSMIE = 0x8000 |
| 102 | }; |
| 103 | |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 104 | struct spi_trans { |
Bernhard Messerklinger | db3ffe9 | 2019-08-02 08:38:34 +0200 | [diff] [blame] | 105 | uint8_t cmd; |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 106 | const uint8_t *out; |
| 107 | uint32_t bytesout; |
| 108 | uint8_t *in; |
| 109 | uint32_t bytesin; |
| 110 | uint8_t type; |
| 111 | uint8_t opcode; |
| 112 | uint32_t offset; |
| 113 | }; |
| 114 | |
Stefan Roese | b6647ab | 2017-04-24 09:48:04 +0200 | [diff] [blame] | 115 | #define SPI_OPCODE_WRSR 0x01 |
| 116 | #define SPI_OPCODE_PAGE_PROGRAM 0x02 |
| 117 | #define SPI_OPCODE_READ 0x03 |
| 118 | #define SPI_OPCODE_WRDIS 0x04 |
| 119 | #define SPI_OPCODE_RDSR 0x05 |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 120 | #define SPI_OPCODE_WREN 0x06 |
| 121 | #define SPI_OPCODE_FAST_READ 0x0b |
Stefan Roese | b6647ab | 2017-04-24 09:48:04 +0200 | [diff] [blame] | 122 | #define SPI_OPCODE_ERASE_SECT 0x20 |
| 123 | #define SPI_OPCODE_READ_ID 0x9f |
| 124 | #define SPI_OPCODE_ERASE_BLOCK 0xd8 |
| 125 | |
| 126 | #define SPI_OPCODE_TYPE_READ_NO_ADDRESS 0 |
| 127 | #define SPI_OPCODE_TYPE_WRITE_NO_ADDRESS 1 |
| 128 | #define SPI_OPCODE_TYPE_READ_WITH_ADDRESS 2 |
| 129 | #define SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS 3 |
| 130 | |
| 131 | #define SPI_OPMENU_0 SPI_OPCODE_WRSR |
| 132 | #define SPI_OPTYPE_0 SPI_OPCODE_TYPE_WRITE_NO_ADDRESS |
| 133 | |
| 134 | #define SPI_OPMENU_1 SPI_OPCODE_PAGE_PROGRAM |
| 135 | #define SPI_OPTYPE_1 SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS |
| 136 | |
| 137 | #define SPI_OPMENU_2 SPI_OPCODE_READ |
| 138 | #define SPI_OPTYPE_2 SPI_OPCODE_TYPE_READ_WITH_ADDRESS |
| 139 | |
| 140 | #define SPI_OPMENU_3 SPI_OPCODE_RDSR |
| 141 | #define SPI_OPTYPE_3 SPI_OPCODE_TYPE_READ_NO_ADDRESS |
| 142 | |
| 143 | #define SPI_OPMENU_4 SPI_OPCODE_ERASE_SECT |
| 144 | #define SPI_OPTYPE_4 SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS |
| 145 | |
| 146 | #define SPI_OPMENU_5 SPI_OPCODE_READ_ID |
| 147 | #define SPI_OPTYPE_5 SPI_OPCODE_TYPE_READ_NO_ADDRESS |
| 148 | |
| 149 | #define SPI_OPMENU_6 SPI_OPCODE_ERASE_BLOCK |
| 150 | #define SPI_OPTYPE_6 SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS |
| 151 | |
| 152 | #define SPI_OPMENU_7 SPI_OPCODE_FAST_READ |
| 153 | #define SPI_OPTYPE_7 SPI_OPCODE_TYPE_READ_WITH_ADDRESS |
| 154 | |
| 155 | #define SPI_OPPREFIX ((SPI_OPCODE_WREN << 8) | SPI_OPCODE_WREN) |
| 156 | #define SPI_OPTYPE ((SPI_OPTYPE_7 << 14) | (SPI_OPTYPE_6 << 12) | \ |
| 157 | (SPI_OPTYPE_5 << 10) | (SPI_OPTYPE_4 << 8) | \ |
| 158 | (SPI_OPTYPE_3 << 6) | (SPI_OPTYPE_2 << 4) | \ |
| 159 | (SPI_OPTYPE_1 << 2) | (SPI_OPTYPE_0 << 0)) |
| 160 | #define SPI_OPMENU_UPPER ((SPI_OPMENU_7 << 24) | (SPI_OPMENU_6 << 16) | \ |
| 161 | (SPI_OPMENU_5 << 8) | (SPI_OPMENU_4 << 0)) |
| 162 | #define SPI_OPMENU_LOWER ((SPI_OPMENU_3 << 24) | (SPI_OPMENU_2 << 16) | \ |
| 163 | (SPI_OPMENU_1 << 8) | (SPI_OPMENU_0 << 0)) |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 164 | |
Bernhard Messerklinger | db3ffe9 | 2019-08-02 08:38:34 +0200 | [diff] [blame] | 165 | #define ICH_BOUNDARY 0x1000 |
| 166 | |
Simon Glass | 0a88fd8 | 2019-12-06 21:42:46 -0700 | [diff] [blame] | 167 | #define HSFSTS_FDBC_SHIFT 24 |
| 168 | #define HSFSTS_FDBC_MASK (0x3f << HSFSTS_FDBC_SHIFT) |
| 169 | #define HSFSTS_WET BIT(21) |
| 170 | #define HSFSTS_FCYCLE_SHIFT 17 |
| 171 | #define HSFSTS_FCYCLE_MASK (0xf << HSFSTS_FCYCLE_SHIFT) |
| 172 | |
| 173 | /* Supported flash cycle types */ |
| 174 | enum hsfsts_cycle_t { |
| 175 | HSFSTS_CYCLE_READ = 0, |
| 176 | HSFSTS_CYCLE_WRITE = 2, |
| 177 | HSFSTS_CYCLE_4K_ERASE, |
| 178 | HSFSTS_CYCLE_64K_ERASE, |
| 179 | HSFSTS_CYCLE_RDSFDP, |
| 180 | HSFSTS_CYCLE_RDID, |
| 181 | HSFSTS_CYCLE_WR_STATUS, |
| 182 | HSFSTS_CYCLE_RD_STATUS, |
| 183 | }; |
| 184 | |
| 185 | #define HSFSTS_FGO BIT(16) |
| 186 | #define HSFSTS_FLOCKDN BIT(15) |
| 187 | #define HSFSTS_FDV BIT(14) |
| 188 | #define HSFSTS_FDOPSS BIT(13) |
| 189 | #define HSFSTS_WRSDIS BIT(11) |
| 190 | #define HSFSTS_SAF_CE BIT(8) |
| 191 | #define HSFSTS_SAF_ACTIVE BIT(7) |
| 192 | #define HSFSTS_SAF_LE BIT(6) |
| 193 | #define HSFSTS_SCIP BIT(5) |
| 194 | #define HSFSTS_SAF_DLE BIT(4) |
| 195 | #define HSFSTS_SAF_ERROR BIT(3) |
| 196 | #define HSFSTS_AEL BIT(2) |
| 197 | #define HSFSTS_FCERR BIT(1) |
| 198 | #define HSFSTS_FDONE BIT(0) |
| 199 | #define HSFSTS_W1C_BITS 0xff |
| 200 | |
| 201 | /* Maximum bytes of data that can fit in FDATAn (0x10) registers */ |
| 202 | #define SPIBAR_FDATA_FIFO_SIZE 0x40 |
| 203 | |
| 204 | #define SPIBAR_HWSEQ_XFER_TIMEOUT_MS 5000 |
| 205 | |
Bin Meng | 0d3792c | 2016-02-01 01:40:38 -0800 | [diff] [blame] | 206 | enum ich_version { |
| 207 | ICHV_7, |
| 208 | ICHV_9, |
Simon Glass | 07b2b99 | 2019-12-06 21:42:49 -0700 | [diff] [blame] | 209 | ICHV_APL, |
Bin Meng | 0d3792c | 2016-02-01 01:40:38 -0800 | [diff] [blame] | 210 | }; |
| 211 | |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 212 | struct ich_spi_priv { |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 213 | int opmenu; |
| 214 | int menubytes; |
| 215 | void *base; /* Base of register set */ |
| 216 | int preop; |
| 217 | int optype; |
| 218 | int addr; |
| 219 | int data; |
| 220 | unsigned databytes; |
| 221 | int status; |
| 222 | int control; |
| 223 | int bbar; |
| 224 | int bcr; |
| 225 | uint32_t *pr; /* only for ich9 */ |
| 226 | int speed; /* pointer to speed control */ |
| 227 | ulong max_speed; /* Maximum bus speed in MHz */ |
| 228 | ulong cur_speed; /* Current bus speed */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 229 | struct spi_trans trans; /* current transaction in progress */ |
Simon Glass | 78d520c | 2019-12-06 21:42:38 -0700 | [diff] [blame] | 230 | struct udevice *pch; /* PCH, used to control SPI access */ |
Simon Glass | 4187740 | 2013-03-19 04:58:56 +0000 | [diff] [blame] | 231 | }; |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 232 | |
Simon Glass | de64048 | 2020-12-19 10:39:59 -0700 | [diff] [blame^] | 233 | struct ich_spi_plat { |
| 234 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 235 | struct dtd_intel_fast_spi dtplat; |
| 236 | #endif |
| 237 | enum ich_version ich_version; /* Controller version, 7 or 9 */ |
| 238 | bool lockdown; /* lock down controller settings? */ |
| 239 | ulong mmio_base; /* Base of MMIO registers */ |
| 240 | pci_dev_t bdf; /* PCI address used by of-platdata */ |
| 241 | bool hwseq; /* Use hardware sequencing (not s/w) */ |
| 242 | }; |
| 243 | |
Bin Meng | 316fd94 | 2016-02-01 01:40:36 -0800 | [diff] [blame] | 244 | #endif /* _ICH_H_ */ |