blob: 2a36431146d76a2b2ccfc33adfab17d90873122f [file] [log] [blame]
Kumar Gala124b0822008-08-26 15:01:29 -05001/*
Kumar Galaf582d982011-01-09 14:06:28 -06002 * Copyright 2008-2011 Freescale Semiconductor, Inc.
Kumar Gala124b0822008-08-26 15:01:29 -05003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * Version 2 as published by the Free Software Foundation.
7 */
8
9#ifndef FSL_DDR_MEMCTL_H
10#define FSL_DDR_MEMCTL_H
11
12/*
13 * Pick a basic DDR Technology.
14 */
15#include <ddr_spd.h>
16
17#define SDRAM_TYPE_DDR1 2
18#define SDRAM_TYPE_DDR2 3
19#define SDRAM_TYPE_LPDDR1 6
20#define SDRAM_TYPE_DDR3 7
21
Dave Liu4be87b22009-03-14 12:48:30 +080022#define DDR_BL4 4 /* burst length 4 */
23#define DDR_BC4 DDR_BL4 /* burst chop for ddr3 */
24#define DDR_OTF 6 /* on-the-fly BC4 and BL8 */
25#define DDR_BL8 8 /* burst length 8 */
26
York Sunba0c2eb2011-01-10 12:03:00 +000027#define DDR3_RTT_OFF 0
Dave Liu04899192010-03-05 12:23:00 +080028#define DDR3_RTT_60_OHM 1 /* RTT_Nom = RZQ/4 */
29#define DDR3_RTT_120_OHM 2 /* RTT_Nom = RZQ/2 */
30#define DDR3_RTT_40_OHM 3 /* RTT_Nom = RZQ/6 */
31#define DDR3_RTT_20_OHM 4 /* RTT_Nom = RZQ/12 */
32#define DDR3_RTT_30_OHM 5 /* RTT_Nom = RZQ/8 */
33
York Sun454f5072011-08-26 11:32:43 -070034#define DDR2_RTT_OFF 0
35#define DDR2_RTT_75_OHM 1
36#define DDR2_RTT_150_OHM 2
37#define DDR2_RTT_50_OHM 3
38
York Sunf0626592013-09-30 09:22:09 -070039#if defined(CONFIG_SYS_FSL_DDR1)
Kumar Gala124b0822008-08-26 15:01:29 -050040#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (1)
41typedef ddr1_spd_eeprom_t generic_spd_eeprom_t;
42#ifndef CONFIG_FSL_SDRAM_TYPE
43#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR1
44#endif
York Sunf0626592013-09-30 09:22:09 -070045#elif defined(CONFIG_SYS_FSL_DDR2)
Kumar Gala124b0822008-08-26 15:01:29 -050046#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3)
47typedef ddr2_spd_eeprom_t generic_spd_eeprom_t;
48#ifndef CONFIG_FSL_SDRAM_TYPE
49#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR2
50#endif
York Sunf0626592013-09-30 09:22:09 -070051#elif defined(CONFIG_SYS_FSL_DDR3)
Kumar Gala124b0822008-08-26 15:01:29 -050052#define FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR (3) /* FIXME */
53typedef ddr3_spd_eeprom_t generic_spd_eeprom_t;
Dave Liu4758d532008-11-21 16:31:29 +080054#ifndef CONFIG_FSL_SDRAM_TYPE
55#define CONFIG_FSL_SDRAM_TYPE SDRAM_TYPE_DDR3
Kumar Gala124b0822008-08-26 15:01:29 -050056#endif
York Sunf0626592013-09-30 09:22:09 -070057#endif /* #if defined(CONFIG_SYS_FSL_DDR1) */
Kumar Gala124b0822008-08-26 15:01:29 -050058
York Sunba0c2eb2011-01-10 12:03:00 +000059#define FSL_DDR_ODT_NEVER 0x0
60#define FSL_DDR_ODT_CS 0x1
61#define FSL_DDR_ODT_ALL_OTHER_CS 0x2
62#define FSL_DDR_ODT_OTHER_DIMM 0x3
63#define FSL_DDR_ODT_ALL 0x4
64#define FSL_DDR_ODT_SAME_DIMM 0x5
65#define FSL_DDR_ODT_CS_AND_OTHER_DIMM 0x6
66#define FSL_DDR_ODT_OTHER_CS_ONSAMEDIMM 0x7
67
Haiying Wang272b5962008-10-03 12:36:39 -040068/* define bank(chip select) interleaving mode */
69#define FSL_DDR_CS0_CS1 0x40
70#define FSL_DDR_CS2_CS3 0x20
71#define FSL_DDR_CS0_CS1_AND_CS2_CS3 (FSL_DDR_CS0_CS1 | FSL_DDR_CS2_CS3)
72#define FSL_DDR_CS0_CS1_CS2_CS3 (FSL_DDR_CS0_CS1_AND_CS2_CS3 | 0x04)
73
74/* define memory controller interleaving mode */
75#define FSL_DDR_CACHE_LINE_INTERLEAVING 0x0
76#define FSL_DDR_PAGE_INTERLEAVING 0x1
77#define FSL_DDR_BANK_INTERLEAVING 0x2
78#define FSL_DDR_SUPERBANK_INTERLEAVING 0x3
York Sunc459ae62014-02-10 13:59:44 -080079#define FSL_DDR_256B_INTERLEAVING 0x8
York Sune8dc17b2012-08-17 08:22:39 +000080#define FSL_DDR_3WAY_1KB_INTERLEAVING 0xA
81#define FSL_DDR_3WAY_4KB_INTERLEAVING 0xC
82#define FSL_DDR_3WAY_8KB_INTERLEAVING 0xD
83/* placeholder for 4-way interleaving */
84#define FSL_DDR_4WAY_1KB_INTERLEAVING 0x1A
85#define FSL_DDR_4WAY_4KB_INTERLEAVING 0x1C
86#define FSL_DDR_4WAY_8KB_INTERLEAVING 0x1D
Haiying Wang272b5962008-10-03 12:36:39 -040087
York Sun98df4d12012-10-08 07:44:23 +000088#define SDRAM_CS_CONFIG_EN 0x80000000
89
Poonam_Aggrwal-b1081230cb1452009-01-04 08:46:38 +053090/* DDR_SDRAM_CFG - DDR SDRAM Control Configuration
91 */
92#define SDRAM_CFG_MEM_EN 0x80000000
93#define SDRAM_CFG_SREN 0x40000000
94#define SDRAM_CFG_ECC_EN 0x20000000
95#define SDRAM_CFG_RD_EN 0x10000000
96#define SDRAM_CFG_SDRAM_TYPE_DDR1 0x02000000
97#define SDRAM_CFG_SDRAM_TYPE_DDR2 0x03000000
98#define SDRAM_CFG_SDRAM_TYPE_MASK 0x07000000
99#define SDRAM_CFG_SDRAM_TYPE_SHIFT 24
100#define SDRAM_CFG_DYN_PWR 0x00200000
Matthew McClintock78fb1752012-08-13 08:10:37 +0000101#define SDRAM_CFG_DBW_MASK 0x00180000
York Sun016095d2012-10-08 07:44:24 +0000102#define SDRAM_CFG_DBW_SHIFT 19
Poonam_Aggrwal-b1081230cb1452009-01-04 08:46:38 +0530103#define SDRAM_CFG_32_BE 0x00080000
Poonam Aggrwal42d36402011-02-07 15:09:51 +0530104#define SDRAM_CFG_16_BE 0x00100000
Poonam_Aggrwal-b1081230cb1452009-01-04 08:46:38 +0530105#define SDRAM_CFG_8_BE 0x00040000
106#define SDRAM_CFG_NCAP 0x00020000
107#define SDRAM_CFG_2T_EN 0x00008000
108#define SDRAM_CFG_BI 0x00000001
109
York Sunc8fc9592011-01-25 22:05:49 -0800110#define SDRAM_CFG2_D_INIT 0x00000010
111#define SDRAM_CFG2_ODT_CFG_MASK 0x00600000
York Sun15f874a2011-08-26 11:32:40 -0700112#define SDRAM_CFG2_ODT_NEVER 0
113#define SDRAM_CFG2_ODT_ONLY_WRITE 1
114#define SDRAM_CFG2_ODT_ONLY_READ 2
115#define SDRAM_CFG2_ODT_ALWAYS 3
York Sunc8fc9592011-01-25 22:05:49 -0800116
117#define TIMING_CFG_2_CPO_MASK 0x0F800000
118
Dave Liu4be87b22009-03-14 12:48:30 +0800119#if defined(CONFIG_P4080)
120#define RD_TO_PRE_MASK 0xf
121#define RD_TO_PRE_SHIFT 13
122#define WR_DATA_DELAY_MASK 0xf
123#define WR_DATA_DELAY_SHIFT 9
124#else
125#define RD_TO_PRE_MASK 0x7
126#define RD_TO_PRE_SHIFT 13
127#define WR_DATA_DELAY_MASK 0x7
128#define WR_DATA_DELAY_SHIFT 10
129#endif
130
York Sun922f40f2011-01-10 12:03:01 +0000131/* DDR_MD_CNTL */
132#define MD_CNTL_MD_EN 0x80000000
133#define MD_CNTL_CS_SEL_CS0 0x00000000
134#define MD_CNTL_CS_SEL_CS1 0x10000000
135#define MD_CNTL_CS_SEL_CS2 0x20000000
136#define MD_CNTL_CS_SEL_CS3 0x30000000
137#define MD_CNTL_CS_SEL_CS0_CS1 0x40000000
138#define MD_CNTL_CS_SEL_CS2_CS3 0x50000000
139#define MD_CNTL_MD_SEL_MR 0x00000000
140#define MD_CNTL_MD_SEL_EMR 0x01000000
141#define MD_CNTL_MD_SEL_EMR2 0x02000000
142#define MD_CNTL_MD_SEL_EMR3 0x03000000
143#define MD_CNTL_SET_REF 0x00800000
144#define MD_CNTL_SET_PRE 0x00400000
145#define MD_CNTL_CKE_CNTL_LOW 0x00100000
146#define MD_CNTL_CKE_CNTL_HIGH 0x00200000
147#define MD_CNTL_WRCW 0x00080000
148#define MD_CNTL_MD_VALUE(x) (x & 0x0000FFFF)
149
York Sun00a69c02011-01-10 12:03:02 +0000150/* DDR_CDR1 */
151#define DDR_CDR1_DHC_EN 0x80000000
York Sun7d69ea32012-10-08 07:44:22 +0000152#define DDR_CDR1_ODT_SHIFT 17
153#define DDR_CDR1_ODT_MASK 0x6
154#define DDR_CDR2_ODT_MASK 0x1
155#define DDR_CDR1_ODT(x) ((x & DDR_CDR1_ODT_MASK) << DDR_CDR1_ODT_SHIFT)
156#define DDR_CDR2_ODT(x) (x & DDR_CDR2_ODT_MASK)
157
158#if (defined(CONFIG_SYS_FSL_DDR_VER) && \
159 (CONFIG_SYS_FSL_DDR_VER >= FSL_DDR_VER_4_7))
160#define DDR_CDR_ODT_OFF 0x0
161#define DDR_CDR_ODT_120ohm 0x1
162#define DDR_CDR_ODT_180ohm 0x2
163#define DDR_CDR_ODT_75ohm 0x3
164#define DDR_CDR_ODT_110ohm 0x4
165#define DDR_CDR_ODT_60hm 0x5
166#define DDR_CDR_ODT_70ohm 0x6
167#define DDR_CDR_ODT_47ohm 0x7
168#else
169#define DDR_CDR_ODT_75ohm 0x0
170#define DDR_CDR_ODT_55ohm 0x1
171#define DDR_CDR_ODT_60ohm 0x2
172#define DDR_CDR_ODT_50ohm 0x3
173#define DDR_CDR_ODT_150ohm 0x4
174#define DDR_CDR_ODT_43ohm 0x5
175#define DDR_CDR_ODT_120ohm 0x6
176#endif
York Sun00a69c02011-01-10 12:03:02 +0000177
Kumar Gala124b0822008-08-26 15:01:29 -0500178/* Record of register values computed */
179typedef struct fsl_ddr_cfg_regs_s {
180 struct {
181 unsigned int bnds;
182 unsigned int config;
183 unsigned int config_2;
184 } cs[CONFIG_CHIP_SELECTS_PER_CTRL];
185 unsigned int timing_cfg_3;
186 unsigned int timing_cfg_0;
187 unsigned int timing_cfg_1;
188 unsigned int timing_cfg_2;
189 unsigned int ddr_sdram_cfg;
190 unsigned int ddr_sdram_cfg_2;
191 unsigned int ddr_sdram_mode;
192 unsigned int ddr_sdram_mode_2;
York Sunba0c2eb2011-01-10 12:03:00 +0000193 unsigned int ddr_sdram_mode_3;
194 unsigned int ddr_sdram_mode_4;
195 unsigned int ddr_sdram_mode_5;
196 unsigned int ddr_sdram_mode_6;
197 unsigned int ddr_sdram_mode_7;
198 unsigned int ddr_sdram_mode_8;
Kumar Gala124b0822008-08-26 15:01:29 -0500199 unsigned int ddr_sdram_md_cntl;
200 unsigned int ddr_sdram_interval;
201 unsigned int ddr_data_init;
202 unsigned int ddr_sdram_clk_cntl;
203 unsigned int ddr_init_addr;
204 unsigned int ddr_init_ext_addr;
205 unsigned int timing_cfg_4;
206 unsigned int timing_cfg_5;
207 unsigned int ddr_zq_cntl;
208 unsigned int ddr_wrlvl_cntl;
York Sun7d69ea32012-10-08 07:44:22 +0000209 unsigned int ddr_wrlvl_cntl_2;
210 unsigned int ddr_wrlvl_cntl_3;
Kumar Gala124b0822008-08-26 15:01:29 -0500211 unsigned int ddr_sr_cntr;
212 unsigned int ddr_sdram_rcw_1;
213 unsigned int ddr_sdram_rcw_2;
york42603722010-07-02 22:25:54 +0000214 unsigned int ddr_eor;
York Sun7dda8472011-01-10 12:02:59 +0000215 unsigned int ddr_cdr1;
216 unsigned int ddr_cdr2;
217 unsigned int err_disable;
218 unsigned int err_int_en;
219 unsigned int debug[32];
Kumar Gala124b0822008-08-26 15:01:29 -0500220} fsl_ddr_cfg_regs_t;
221
222typedef struct memctl_options_partial_s {
Priyanka Jain4a717412013-09-25 10:41:19 +0530223 unsigned int all_dimms_ecc_capable;
224 unsigned int all_dimms_tckmax_ps;
225 unsigned int all_dimms_burst_lengths_bitmask;
226 unsigned int all_dimms_registered;
227 unsigned int all_dimms_unbuffered;
Kumar Gala124b0822008-08-26 15:01:29 -0500228 /* unsigned int lowest_common_SPD_caslat; */
Priyanka Jain4a717412013-09-25 10:41:19 +0530229 unsigned int all_dimms_minimum_trcd_ps;
Kumar Gala124b0822008-08-26 15:01:29 -0500230} memctl_options_partial_t;
231
York Sundd803dd2011-05-27 07:25:51 +0800232#define DDR_DATA_BUS_WIDTH_64 0
233#define DDR_DATA_BUS_WIDTH_32 1
234#define DDR_DATA_BUS_WIDTH_16 2
Kumar Gala124b0822008-08-26 15:01:29 -0500235/*
236 * Generalized parameters for memory controller configuration,
237 * might be a little specific to the FSL memory controller
238 */
239typedef struct memctl_options_s {
240 /*
241 * Memory organization parameters
242 *
243 * if DIMM is present in the system
244 * where DIMMs are with respect to chip select
245 * where chip selects are with respect to memory boundaries
246 */
247 unsigned int registered_dimm_en; /* use registered DIMM support */
248
249 /* Options local to a Chip Select */
250 struct cs_local_opts_s {
251 unsigned int auto_precharge;
252 unsigned int odt_rd_cfg;
253 unsigned int odt_wr_cfg;
York Sunba0c2eb2011-01-10 12:03:00 +0000254 unsigned int odt_rtt_norm;
255 unsigned int odt_rtt_wr;
Kumar Gala124b0822008-08-26 15:01:29 -0500256 } cs_local_opts[CONFIG_CHIP_SELECTS_PER_CTRL];
257
258 /* Special configurations for chip select */
259 unsigned int memctl_interleaving;
260 unsigned int memctl_interleaving_mode;
261 unsigned int ba_intlv_ctl;
york42603722010-07-02 22:25:54 +0000262 unsigned int addr_hash;
Kumar Gala124b0822008-08-26 15:01:29 -0500263
264 /* Operational mode parameters */
Priyanka Jain4a717412013-09-25 10:41:19 +0530265 unsigned int ecc_mode; /* Use ECC? */
Kumar Gala124b0822008-08-26 15:01:29 -0500266 /* Initialize ECC using memory controller? */
Priyanka Jain4a717412013-09-25 10:41:19 +0530267 unsigned int ecc_init_using_memctl;
268 unsigned int dqs_config; /* Use DQS? maybe only with DDR2? */
Kumar Gala124b0822008-08-26 15:01:29 -0500269 /* SREN - self-refresh during sleep */
270 unsigned int self_refresh_in_sleep;
271 unsigned int dynamic_power; /* DYN_PWR */
272 /* memory data width to use (16-bit, 32-bit, 64-bit) */
273 unsigned int data_bus_width;
Dave Liu4be87b22009-03-14 12:48:30 +0800274 unsigned int burst_length; /* BL4, OTF and BL8 */
275 /* On-The-Fly Burst Chop enable */
Priyanka Jain4a717412013-09-25 10:41:19 +0530276 unsigned int otf_burst_chop_en;
Dave Liu4be87b22009-03-14 12:48:30 +0800277 /* mirrior DIMMs for DDR3 */
278 unsigned int mirrored_dimm;
yorkf4f93c62010-07-02 22:25:53 +0000279 unsigned int quad_rank_present;
York Sun7dda8472011-01-10 12:02:59 +0000280 unsigned int ap_en; /* address parity enable for RDIMM */
York Sun4889c982013-06-25 11:37:47 -0700281 unsigned int x4_en; /* enable x4 devices */
Kumar Gala124b0822008-08-26 15:01:29 -0500282
283 /* Global Timing Parameters */
284 unsigned int cas_latency_override;
285 unsigned int cas_latency_override_value;
286 unsigned int use_derated_caslat;
287 unsigned int additive_latency_override;
288 unsigned int additive_latency_override_value;
289
290 unsigned int clk_adjust; /* */
291 unsigned int cpo_override;
292 unsigned int write_data_delay; /* DQS adjust */
Dave Liu64ee7df2009-12-16 10:24:37 -0600293
294 unsigned int wrlvl_override;
295 unsigned int wrlvl_sample; /* Write leveling */
296 unsigned int wrlvl_start;
York Sun7d69ea32012-10-08 07:44:22 +0000297 unsigned int wrlvl_ctl_2;
298 unsigned int wrlvl_ctl_3;
Dave Liu64ee7df2009-12-16 10:24:37 -0600299
Kumar Gala124b0822008-08-26 15:01:29 -0500300 unsigned int half_strength_driver_enable;
Priyanka Jain4a717412013-09-25 10:41:19 +0530301 unsigned int twot_en;
302 unsigned int threet_en;
Kumar Gala124b0822008-08-26 15:01:29 -0500303 unsigned int bstopre;
Priyanka Jain4a717412013-09-25 10:41:19 +0530304 unsigned int tcke_clock_pulse_width_ps; /* tCKE */
305 unsigned int tfaw_window_four_activates_ps; /* tFAW -- FOUR_ACT */
Dave Liu2aad0ae2008-11-21 16:31:35 +0800306
Dave Liu4be87b22009-03-14 12:48:30 +0800307 /* Rtt impedance */
308 unsigned int rtt_override; /* rtt_override enable */
309 unsigned int rtt_override_value; /* that is Rtt_Nom for DDR3 */
Dave Liu2d0f1252009-12-16 10:24:38 -0600310 unsigned int rtt_wr_override_value; /* this is Rtt_WR for DDR3 */
Dave Liu4be87b22009-03-14 12:48:30 +0800311
Dave Liu2aad0ae2008-11-21 16:31:35 +0800312 /* Automatic self refresh */
313 unsigned int auto_self_refresh_en;
314 unsigned int sr_it;
Dave Liu4be87b22009-03-14 12:48:30 +0800315 /* ZQ calibration */
316 unsigned int zq_en;
317 /* Write leveling */
318 unsigned int wrlvl_en;
York Sun7dda8472011-01-10 12:02:59 +0000319 /* RCW override for RDIMM */
320 unsigned int rcw_override;
321 unsigned int rcw_1;
322 unsigned int rcw_2;
323 /* control register 1 */
324 unsigned int ddr_cdr1;
York Sun7d69ea32012-10-08 07:44:22 +0000325 unsigned int ddr_cdr2;
York Sunf8691fc2011-05-27 13:44:28 +0800326
327 unsigned int trwt_override;
328 unsigned int trwt; /* read-to-write turnaround */
Kumar Gala124b0822008-08-26 15:01:29 -0500329} memctl_options_t;
330
331extern phys_size_t fsl_ddr_sdram(void);
Zhao Chenhui1a35f3d2011-01-28 17:58:37 +0800332extern phys_size_t fsl_ddr_sdram_size(void);
Kumar Galaf582d982011-01-09 14:06:28 -0600333extern int fsl_use_spd(void);
Kumar Gala27177192011-01-25 01:48:03 -0600334extern void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,
York Sun5e155552013-06-25 11:37:48 -0700335 unsigned int ctrl_num, int step);
York Sun016095d2012-10-08 07:44:24 +0000336u32 fsl_ddr_get_intl3r(void);
York Sun269c7eb2010-10-18 13:46:49 -0700337
York Sun5e155552013-06-25 11:37:48 -0700338static void __board_assert_mem_reset(void)
339{
340}
341
342static void __board_deassert_mem_reset(void)
343{
344}
345
346void board_assert_mem_reset(void)
347 __attribute__((weak, alias("__board_assert_mem_reset")));
348
349void board_deassert_mem_reset(void)
350 __attribute__((weak, alias("__board_deassert_mem_reset")));
351
352static int __board_need_mem_reset(void)
353{
354 return 0;
355}
356
357int board_need_mem_reset(void)
358 __attribute__((weak, alias("__board_need_mem_reset")));
359
Becky Bruce5e35d8a2010-12-17 17:17:56 -0600360/*
361 * The 85xx boards have a common prototype for fixed_sdram so put the
362 * declaration here.
363 */
364#ifdef CONFIG_MPC85xx
365extern phys_size_t fixed_sdram(void);
366#endif
367
368#if defined(CONFIG_DDR_ECC)
369extern void ddr_enable_ecc(unsigned int dram_size);
370#endif
371
372
York Sun269c7eb2010-10-18 13:46:49 -0700373typedef struct fixed_ddr_parm{
374 int min_freq;
375 int max_freq;
376 fsl_ddr_cfg_regs_t *ddr_settings;
377} fixed_ddr_parm_t;
Kumar Gala124b0822008-08-26 15:01:29 -0500378#endif