blob: 731a519e400765feced11426041f10593957f878 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warren85f0ee42011-05-31 10:30:37 +00002/*
3 * (C) Copyright 2009 SAMSUNG Electronics
4 * Minkyu Kang <mk7.kang@samsung.com>
5 * Jaehoon Chung <jh80.chung@samsung.com>
Tom Warren2e86e812019-05-29 09:30:01 -07006 * Portions Copyright 2011-2019 NVIDIA Corporation
Tom Warren85f0ee42011-05-31 10:30:37 +00007 */
8
Stephen Warrenf227e452012-11-06 11:27:30 +00009#include <bouncebuf.h>
Tom Warren85f0ee42011-05-31 10:30:37 +000010#include <common.h>
Simon Glass11c89f32017-05-17 17:18:03 -060011#include <dm.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090012#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Simon Glass9c3b0e42017-07-25 08:30:08 -060014#include <mmc.h>
Stephen Warrenfba87542011-10-31 06:51:36 +000015#include <asm/gpio.h>
Tom Warren85f0ee42011-05-31 10:30:37 +000016#include <asm/io.h>
Tom Warrenab371962012-09-19 15:50:56 -070017#include <asm/arch-tegra/tegra_mmc.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070018#include <linux/err.h>
Tom Warren2e86e812019-05-29 09:30:01 -070019#if defined(CONFIG_TEGRA30) || defined(CONFIG_TEGRA210)
20#include <asm/arch/clock.h>
21#endif
Tom Warren85f0ee42011-05-31 10:30:37 +000022
Simon Glass8c4c5c82017-04-23 20:02:11 -060023struct tegra_mmc_plat {
24 struct mmc_config cfg;
25 struct mmc mmc;
26};
27
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060028struct tegra_mmc_priv {
29 struct tegra_mmc *reg;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060030 struct reset_ctl reset_ctl;
31 struct clk clk;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060032 struct gpio_desc cd_gpio; /* Change Detect GPIO */
33 struct gpio_desc pwr_gpio; /* Power GPIO */
34 struct gpio_desc wp_gpio; /* Write Protect GPIO */
35 unsigned int version; /* SDHCI spec. version */
36 unsigned int clock; /* Current clock (MHz) */
Tom Warren2e86e812019-05-29 09:30:01 -070037 int mmc_id; /* peripheral id */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060038};
39
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060040static void tegra_mmc_set_power(struct tegra_mmc_priv *priv,
41 unsigned short power)
Tom Warren35ae07b2013-02-26 12:31:26 -070042{
43 u8 pwr = 0;
44 debug("%s: power = %x\n", __func__, power);
45
46 if (power != (unsigned short)-1) {
47 switch (1 << power) {
48 case MMC_VDD_165_195:
49 pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V1_8;
50 break;
51 case MMC_VDD_29_30:
52 case MMC_VDD_30_31:
53 pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_0;
54 break;
55 case MMC_VDD_32_33:
56 case MMC_VDD_33_34:
57 pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_3;
58 break;
59 }
60 }
61 debug("%s: pwr = %X\n", __func__, pwr);
62
63 /* Set the bus voltage first (if any) */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060064 writeb(pwr, &priv->reg->pwrcon);
Tom Warren35ae07b2013-02-26 12:31:26 -070065 if (pwr == 0)
66 return;
67
68 /* Now enable bus power */
69 pwr |= TEGRA_MMC_PWRCTL_SD_BUS_POWER;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060070 writeb(pwr, &priv->reg->pwrcon);
Tom Warren35ae07b2013-02-26 12:31:26 -070071}
72
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060073static void tegra_mmc_prepare_data(struct tegra_mmc_priv *priv,
74 struct mmc_data *data,
75 struct bounce_buffer *bbstate)
Tom Warren85f0ee42011-05-31 10:30:37 +000076{
77 unsigned char ctrl;
78
Tom Warren85f0ee42011-05-31 10:30:37 +000079
Stephen Warrenf227e452012-11-06 11:27:30 +000080 debug("buf: %p (%p), data->blocks: %u, data->blocksize: %u\n",
81 bbstate->bounce_buffer, bbstate->user_buffer, data->blocks,
82 data->blocksize);
83
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060084 writel((u32)(unsigned long)bbstate->bounce_buffer, &priv->reg->sysad);
Tom Warren85f0ee42011-05-31 10:30:37 +000085 /*
86 * DMASEL[4:3]
87 * 00 = Selects SDMA
88 * 01 = Reserved
89 * 10 = Selects 32-bit Address ADMA2
90 * 11 = Selects 64-bit Address ADMA2
91 */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060092 ctrl = readb(&priv->reg->hostctl);
Anton staaf0dfb31c2011-11-10 11:56:49 +000093 ctrl &= ~TEGRA_MMC_HOSTCTL_DMASEL_MASK;
94 ctrl |= TEGRA_MMC_HOSTCTL_DMASEL_SDMA;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060095 writeb(ctrl, &priv->reg->hostctl);
Tom Warren85f0ee42011-05-31 10:30:37 +000096
97 /* We do not handle DMA boundaries, so set it to max (512 KiB) */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -060098 writew((7 << 12) | (data->blocksize & 0xFFF), &priv->reg->blksize);
99 writew(data->blocks, &priv->reg->blkcnt);
Tom Warren85f0ee42011-05-31 10:30:37 +0000100}
101
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600102static void tegra_mmc_set_transfer_mode(struct tegra_mmc_priv *priv,
103 struct mmc_data *data)
Tom Warren85f0ee42011-05-31 10:30:37 +0000104{
105 unsigned short mode;
106 debug(" mmc_set_transfer_mode called\n");
107 /*
108 * TRNMOD
109 * MUL1SIN0[5] : Multi/Single Block Select
110 * RD1WT0[4] : Data Transfer Direction Select
111 * 1 = read
112 * 0 = write
113 * ENACMD12[2] : Auto CMD12 Enable
114 * ENBLKCNT[1] : Block Count Enable
115 * ENDMA[0] : DMA Enable
116 */
Anton staaf0dfb31c2011-11-10 11:56:49 +0000117 mode = (TEGRA_MMC_TRNMOD_DMA_ENABLE |
118 TEGRA_MMC_TRNMOD_BLOCK_COUNT_ENABLE);
119
Tom Warren85f0ee42011-05-31 10:30:37 +0000120 if (data->blocks > 1)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000121 mode |= TEGRA_MMC_TRNMOD_MULTI_BLOCK_SELECT;
122
Tom Warren85f0ee42011-05-31 10:30:37 +0000123 if (data->flags & MMC_DATA_READ)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000124 mode |= TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_READ;
Tom Warren85f0ee42011-05-31 10:30:37 +0000125
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600126 writew(mode, &priv->reg->trnmod);
Tom Warren85f0ee42011-05-31 10:30:37 +0000127}
128
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600129static int tegra_mmc_wait_inhibit(struct tegra_mmc_priv *priv,
130 struct mmc_cmd *cmd,
131 struct mmc_data *data,
132 unsigned int timeout)
Tom Warren85f0ee42011-05-31 10:30:37 +0000133{
Tom Warren85f0ee42011-05-31 10:30:37 +0000134 /*
135 * PRNSTS
Anton staaf5ab3fba2011-11-10 11:56:52 +0000136 * CMDINHDAT[1] : Command Inhibit (DAT)
137 * CMDINHCMD[0] : Command Inhibit (CMD)
Tom Warren85f0ee42011-05-31 10:30:37 +0000138 */
Anton staaf5ab3fba2011-11-10 11:56:52 +0000139 unsigned int mask = TEGRA_MMC_PRNSTS_CMD_INHIBIT_CMD;
Tom Warren85f0ee42011-05-31 10:30:37 +0000140
141 /*
142 * We shouldn't wait for data inhibit for stop commands, even
143 * though they might use busy signaling
144 */
Anton staaf5ab3fba2011-11-10 11:56:52 +0000145 if ((data == NULL) && (cmd->resp_type & MMC_RSP_BUSY))
146 mask |= TEGRA_MMC_PRNSTS_CMD_INHIBIT_DAT;
Tom Warren85f0ee42011-05-31 10:30:37 +0000147
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600148 while (readl(&priv->reg->prnsts) & mask) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000149 if (timeout == 0) {
150 printf("%s: timeout error\n", __func__);
151 return -1;
152 }
153 timeout--;
154 udelay(1000);
155 }
156
Anton staaf5ab3fba2011-11-10 11:56:52 +0000157 return 0;
158}
159
Simon Glass8c4c5c82017-04-23 20:02:11 -0600160static int tegra_mmc_send_cmd_bounced(struct udevice *dev, struct mmc_cmd *cmd,
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600161 struct mmc_data *data,
162 struct bounce_buffer *bbstate)
Anton staaf5ab3fba2011-11-10 11:56:52 +0000163{
Simon Glass8c4c5c82017-04-23 20:02:11 -0600164 struct tegra_mmc_priv *priv = dev_get_priv(dev);
Anton staaf5ab3fba2011-11-10 11:56:52 +0000165 int flags, i;
166 int result;
Anatolij Gustschine1f53412012-03-28 03:40:00 +0000167 unsigned int mask = 0;
Anton staaf5ab3fba2011-11-10 11:56:52 +0000168 unsigned int retry = 0x100000;
169 debug(" mmc_send_cmd called\n");
170
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600171 result = tegra_mmc_wait_inhibit(priv, cmd, data, 10 /* ms */);
Anton staaf5ab3fba2011-11-10 11:56:52 +0000172
173 if (result < 0)
174 return result;
175
Tom Warren85f0ee42011-05-31 10:30:37 +0000176 if (data)
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600177 tegra_mmc_prepare_data(priv, data, bbstate);
Tom Warren85f0ee42011-05-31 10:30:37 +0000178
179 debug("cmd->arg: %08x\n", cmd->cmdarg);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600180 writel(cmd->cmdarg, &priv->reg->argument);
Tom Warren85f0ee42011-05-31 10:30:37 +0000181
182 if (data)
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600183 tegra_mmc_set_transfer_mode(priv, data);
Tom Warren85f0ee42011-05-31 10:30:37 +0000184
185 if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
186 return -1;
187
188 /*
189 * CMDREG
190 * CMDIDX[13:8] : Command index
191 * DATAPRNT[5] : Data Present Select
192 * ENCMDIDX[4] : Command Index Check Enable
193 * ENCMDCRC[3] : Command CRC Check Enable
194 * RSPTYP[1:0]
195 * 00 = No Response
196 * 01 = Length 136
197 * 10 = Length 48
198 * 11 = Length 48 Check busy after response
199 */
200 if (!(cmd->resp_type & MMC_RSP_PRESENT))
Anton staaf0dfb31c2011-11-10 11:56:49 +0000201 flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_NO_RESPONSE;
Tom Warren85f0ee42011-05-31 10:30:37 +0000202 else if (cmd->resp_type & MMC_RSP_136)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000203 flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_136;
Tom Warren85f0ee42011-05-31 10:30:37 +0000204 else if (cmd->resp_type & MMC_RSP_BUSY)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000205 flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48_BUSY;
Tom Warren85f0ee42011-05-31 10:30:37 +0000206 else
Anton staaf0dfb31c2011-11-10 11:56:49 +0000207 flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48;
Tom Warren85f0ee42011-05-31 10:30:37 +0000208
209 if (cmd->resp_type & MMC_RSP_CRC)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000210 flags |= TEGRA_MMC_TRNMOD_CMD_CRC_CHECK;
Tom Warren85f0ee42011-05-31 10:30:37 +0000211 if (cmd->resp_type & MMC_RSP_OPCODE)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000212 flags |= TEGRA_MMC_TRNMOD_CMD_INDEX_CHECK;
Tom Warren85f0ee42011-05-31 10:30:37 +0000213 if (data)
Anton staaf0dfb31c2011-11-10 11:56:49 +0000214 flags |= TEGRA_MMC_TRNMOD_DATA_PRESENT_SELECT_DATA_TRANSFER;
Tom Warren85f0ee42011-05-31 10:30:37 +0000215
216 debug("cmd: %d\n", cmd->cmdidx);
217
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600218 writew((cmd->cmdidx << 8) | flags, &priv->reg->cmdreg);
Tom Warren85f0ee42011-05-31 10:30:37 +0000219
220 for (i = 0; i < retry; i++) {
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600221 mask = readl(&priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000222 /* Command Complete */
Anton staaf0dfb31c2011-11-10 11:56:49 +0000223 if (mask & TEGRA_MMC_NORINTSTS_CMD_COMPLETE) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000224 if (!data)
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600225 writel(mask, &priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000226 break;
227 }
228 }
229
230 if (i == retry) {
231 printf("%s: waiting for status update\n", __func__);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600232 writel(mask, &priv->reg->norintsts);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900233 return -ETIMEDOUT;
Tom Warren85f0ee42011-05-31 10:30:37 +0000234 }
235
Anton staaf0dfb31c2011-11-10 11:56:49 +0000236 if (mask & TEGRA_MMC_NORINTSTS_CMD_TIMEOUT) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000237 /* Timeout Error */
238 debug("timeout: %08x cmd %d\n", mask, cmd->cmdidx);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600239 writel(mask, &priv->reg->norintsts);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900240 return -ETIMEDOUT;
Anton staaf0dfb31c2011-11-10 11:56:49 +0000241 } else if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000242 /* Error Interrupt */
243 debug("error: %08x cmd %d\n", mask, cmd->cmdidx);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600244 writel(mask, &priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000245 return -1;
246 }
247
248 if (cmd->resp_type & MMC_RSP_PRESENT) {
249 if (cmd->resp_type & MMC_RSP_136) {
250 /* CRC is stripped so we need to do some shifting. */
251 for (i = 0; i < 4; i++) {
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600252 unsigned long offset = (unsigned long)
253 (&priv->reg->rspreg3 - i);
Tom Warren85f0ee42011-05-31 10:30:37 +0000254 cmd->response[i] = readl(offset) << 8;
255
256 if (i != 3) {
257 cmd->response[i] |=
258 readb(offset - 1);
259 }
260 debug("cmd->resp[%d]: %08x\n",
261 i, cmd->response[i]);
262 }
263 } else if (cmd->resp_type & MMC_RSP_BUSY) {
264 for (i = 0; i < retry; i++) {
265 /* PRNTDATA[23:20] : DAT[3:0] Line Signal */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600266 if (readl(&priv->reg->prnsts)
Tom Warren85f0ee42011-05-31 10:30:37 +0000267 & (1 << 20)) /* DAT[0] */
268 break;
269 }
270
271 if (i == retry) {
272 printf("%s: card is still busy\n", __func__);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600273 writel(mask, &priv->reg->norintsts);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900274 return -ETIMEDOUT;
Tom Warren85f0ee42011-05-31 10:30:37 +0000275 }
276
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600277 cmd->response[0] = readl(&priv->reg->rspreg0);
Tom Warren85f0ee42011-05-31 10:30:37 +0000278 debug("cmd->resp[0]: %08x\n", cmd->response[0]);
279 } else {
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600280 cmd->response[0] = readl(&priv->reg->rspreg0);
Tom Warren85f0ee42011-05-31 10:30:37 +0000281 debug("cmd->resp[0]: %08x\n", cmd->response[0]);
282 }
283 }
284
285 if (data) {
Anton staafbd348422011-11-10 11:56:51 +0000286 unsigned long start = get_timer(0);
287
Tom Warren85f0ee42011-05-31 10:30:37 +0000288 while (1) {
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600289 mask = readl(&priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000290
Anton staaf0dfb31c2011-11-10 11:56:49 +0000291 if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000292 /* Error Interrupt */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600293 writel(mask, &priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000294 printf("%s: error during transfer: 0x%08x\n",
295 __func__, mask);
296 return -1;
Anton staaf0dfb31c2011-11-10 11:56:49 +0000297 } else if (mask & TEGRA_MMC_NORINTSTS_DMA_INTERRUPT) {
Anton staaf3ade2102011-11-10 11:56:50 +0000298 /*
299 * DMA Interrupt, restart the transfer where
300 * it was interrupted.
301 */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600302 unsigned int address = readl(&priv->reg->sysad);
Anton staaf3ade2102011-11-10 11:56:50 +0000303
Tom Warren85f0ee42011-05-31 10:30:37 +0000304 debug("DMA end\n");
Anton staaf3ade2102011-11-10 11:56:50 +0000305 writel(TEGRA_MMC_NORINTSTS_DMA_INTERRUPT,
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600306 &priv->reg->norintsts);
307 writel(address, &priv->reg->sysad);
Anton staaf0dfb31c2011-11-10 11:56:49 +0000308 } else if (mask & TEGRA_MMC_NORINTSTS_XFER_COMPLETE) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000309 /* Transfer Complete */
310 debug("r/w is done\n");
311 break;
Marcel Ziswilere1207e92014-10-04 01:48:53 +0200312 } else if (get_timer(start) > 8000UL) {
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600313 writel(mask, &priv->reg->norintsts);
Anton staafbd348422011-11-10 11:56:51 +0000314 printf("%s: MMC Timeout\n"
315 " Interrupt status 0x%08x\n"
316 " Interrupt status enable 0x%08x\n"
317 " Interrupt signal enable 0x%08x\n"
318 " Present status 0x%08x\n",
319 __func__, mask,
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600320 readl(&priv->reg->norintstsen),
321 readl(&priv->reg->norintsigen),
322 readl(&priv->reg->prnsts));
Anton staafbd348422011-11-10 11:56:51 +0000323 return -1;
Tom Warren85f0ee42011-05-31 10:30:37 +0000324 }
325 }
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600326 writel(mask, &priv->reg->norintsts);
Tom Warren85f0ee42011-05-31 10:30:37 +0000327 }
328
329 udelay(1000);
330 return 0;
331}
332
Simon Glass8c4c5c82017-04-23 20:02:11 -0600333static int tegra_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600334 struct mmc_data *data)
Stephen Warrenf227e452012-11-06 11:27:30 +0000335{
336 void *buf;
337 unsigned int bbflags;
338 size_t len;
339 struct bounce_buffer bbstate;
340 int ret;
341
342 if (data) {
343 if (data->flags & MMC_DATA_READ) {
344 buf = data->dest;
345 bbflags = GEN_BB_WRITE;
346 } else {
347 buf = (void *)data->src;
348 bbflags = GEN_BB_READ;
349 }
350 len = data->blocks * data->blocksize;
351
352 bounce_buffer_start(&bbstate, buf, len, bbflags);
353 }
354
Simon Glass8c4c5c82017-04-23 20:02:11 -0600355 ret = tegra_mmc_send_cmd_bounced(dev, cmd, data, &bbstate);
Stephen Warrenf227e452012-11-06 11:27:30 +0000356
357 if (data)
358 bounce_buffer_stop(&bbstate);
359
360 return ret;
361}
362
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600363static void tegra_mmc_change_clock(struct tegra_mmc_priv *priv, uint clock)
Tom Warren85f0ee42011-05-31 10:30:37 +0000364{
Stephen Warrenf79df4b2016-09-13 10:46:01 -0600365 ulong rate;
Simon Glassc2ea5e42011-09-21 12:40:04 +0000366 int div;
Tom Warren85f0ee42011-05-31 10:30:37 +0000367 unsigned short clk;
368 unsigned long timeout;
Simon Glassc2ea5e42011-09-21 12:40:04 +0000369
Tom Warren85f0ee42011-05-31 10:30:37 +0000370 debug(" mmc_change_clock called\n");
371
Simon Glassc2ea5e42011-09-21 12:40:04 +0000372 /*
Tom Warren35ae07b2013-02-26 12:31:26 -0700373 * Change Tegra SDMMCx clock divisor here. Source is PLLP_OUT0
Simon Glassc2ea5e42011-09-21 12:40:04 +0000374 */
Tom Warren85f0ee42011-05-31 10:30:37 +0000375 if (clock == 0)
376 goto out;
Stephen Warrenf79df4b2016-09-13 10:46:01 -0600377
378 rate = clk_set_rate(&priv->clk, clock);
379 div = (rate + clock - 1) / clock;
Tom Warren4ff710a2019-06-03 16:06:34 -0700380
381#if defined(CONFIG_TEGRA210)
382 if (priv->mmc_id == PERIPH_ID_SDMMC1 && clock <= 400000) {
383 /* clock_adjust_periph_pll_div() chooses a 'bad' clock
384 * on SDMMC1 T210, so skip it here and force a clock
385 * that's been spec'd in the table in the TRM for
386 * card-detect (400KHz).
387 */
388 uint effective_rate = clock_adjust_periph_pll_div(priv->mmc_id,
389 CLOCK_ID_PERIPH, 24727273, NULL);
390 div = 62;
391
392 debug("%s: WAR: Using SDMMC1 clock of %u, div %d to achieve %dHz card clock ...\n",
393 __func__, effective_rate, div, clock);
394 } else {
395 clock_adjust_periph_pll_div(priv->mmc_id, CLOCK_ID_PERIPH,
396 clock, &div);
397 }
398#endif
Simon Glassc2ea5e42011-09-21 12:40:04 +0000399 debug("div = %d\n", div);
Tom Warren85f0ee42011-05-31 10:30:37 +0000400
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600401 writew(0, &priv->reg->clkcon);
Tom Warren85f0ee42011-05-31 10:30:37 +0000402
Tom Warren85f0ee42011-05-31 10:30:37 +0000403 /*
404 * CLKCON
405 * SELFREQ[15:8] : base clock divided by value
406 * ENSDCLK[2] : SD Clock Enable
407 * STBLINTCLK[1] : Internal Clock Stable
408 * ENINTCLK[0] : Internal Clock Enable
409 */
Simon Glassc2ea5e42011-09-21 12:40:04 +0000410 div >>= 1;
Anton staaf0dfb31c2011-11-10 11:56:49 +0000411 clk = ((div << TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_SHIFT) |
412 TEGRA_MMC_CLKCON_INTERNAL_CLOCK_ENABLE);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600413 writew(clk, &priv->reg->clkcon);
Tom Warren85f0ee42011-05-31 10:30:37 +0000414
415 /* Wait max 10 ms */
416 timeout = 10;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600417 while (!(readw(&priv->reg->clkcon) &
Anton staaf0dfb31c2011-11-10 11:56:49 +0000418 TEGRA_MMC_CLKCON_INTERNAL_CLOCK_STABLE)) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000419 if (timeout == 0) {
420 printf("%s: timeout error\n", __func__);
421 return;
422 }
423 timeout--;
424 udelay(1000);
425 }
426
Anton staaf0dfb31c2011-11-10 11:56:49 +0000427 clk |= TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600428 writew(clk, &priv->reg->clkcon);
Tom Warren85f0ee42011-05-31 10:30:37 +0000429
430 debug("mmc_change_clock: clkcon = %08X\n", clk);
Tom Warren85f0ee42011-05-31 10:30:37 +0000431
432out:
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600433 priv->clock = clock;
Tom Warren85f0ee42011-05-31 10:30:37 +0000434}
435
Simon Glass8c4c5c82017-04-23 20:02:11 -0600436static int tegra_mmc_set_ios(struct udevice *dev)
Tom Warren85f0ee42011-05-31 10:30:37 +0000437{
Simon Glass8c4c5c82017-04-23 20:02:11 -0600438 struct tegra_mmc_priv *priv = dev_get_priv(dev);
439 struct mmc *mmc = mmc_get_mmc_dev(dev);
Tom Warren85f0ee42011-05-31 10:30:37 +0000440 unsigned char ctrl;
441 debug(" mmc_set_ios called\n");
442
443 debug("bus_width: %x, clock: %d\n", mmc->bus_width, mmc->clock);
444
445 /* Change clock first */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600446 tegra_mmc_change_clock(priv, mmc->clock);
Tom Warren85f0ee42011-05-31 10:30:37 +0000447
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600448 ctrl = readb(&priv->reg->hostctl);
Tom Warren85f0ee42011-05-31 10:30:37 +0000449
450 /*
451 * WIDE8[5]
452 * 0 = Depend on WIDE4
453 * 1 = 8-bit mode
454 * WIDE4[1]
455 * 1 = 4-bit mode
456 * 0 = 1-bit mode
457 */
458 if (mmc->bus_width == 8)
459 ctrl |= (1 << 5);
460 else if (mmc->bus_width == 4)
461 ctrl |= (1 << 1);
462 else
Simon Glass9d6551a2017-06-07 21:11:48 -0600463 ctrl &= ~(1 << 1 | 1 << 5);
Tom Warren85f0ee42011-05-31 10:30:37 +0000464
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600465 writeb(ctrl, &priv->reg->hostctl);
Tom Warren85f0ee42011-05-31 10:30:37 +0000466 debug("mmc_set_ios: hostctl = %08X\n", ctrl);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900467
468 return 0;
Tom Warren85f0ee42011-05-31 10:30:37 +0000469}
470
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600471static void tegra_mmc_pad_init(struct tegra_mmc_priv *priv)
Stephen Warrenc76e9362016-09-13 10:45:44 -0600472{
Tom Warren2e86e812019-05-29 09:30:01 -0700473#if defined(CONFIG_TEGRA30) || defined(CONFIG_TEGRA210)
Stephen Warrenc76e9362016-09-13 10:45:44 -0600474 u32 val;
Tom Warren2e86e812019-05-29 09:30:01 -0700475 u16 clk_con;
476 int timeout;
477 int id = priv->mmc_id;
Stephen Warrenc76e9362016-09-13 10:45:44 -0600478
Tom Warren2e86e812019-05-29 09:30:01 -0700479 debug("%s: sdmmc address = %p, id = %d\n", __func__,
480 priv->reg, id);
Stephen Warrenc76e9362016-09-13 10:45:44 -0600481
482 /* Set the pad drive strength for SDMMC1 or 3 only */
Tom Warren2e86e812019-05-29 09:30:01 -0700483 if (id != PERIPH_ID_SDMMC1 && id != PERIPH_ID_SDMMC3) {
Stephen Warrenc76e9362016-09-13 10:45:44 -0600484 debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
Tom Warren2e86e812019-05-29 09:30:01 -0700485 __func__);
Stephen Warrenc76e9362016-09-13 10:45:44 -0600486 return;
487 }
488
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600489 val = readl(&priv->reg->sdmemcmppadctl);
Stephen Warrenc76e9362016-09-13 10:45:44 -0600490 val &= 0xFFFFFFF0;
491 val |= MEMCOMP_PADCTRL_VREF;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600492 writel(val, &priv->reg->sdmemcmppadctl);
Stephen Warrenc76e9362016-09-13 10:45:44 -0600493
Tom Warren2e86e812019-05-29 09:30:01 -0700494 /* Disable SD Clock Enable before running auto-cal as per TRM */
495 clk_con = readw(&priv->reg->clkcon);
496 debug("%s: CLOCK_CONTROL = 0x%04X\n", __func__, clk_con);
497 clk_con &= ~TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE;
498 writew(clk_con, &priv->reg->clkcon);
499
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600500 val = readl(&priv->reg->autocalcfg);
Stephen Warrenc76e9362016-09-13 10:45:44 -0600501 val &= 0xFFFF0000;
Tom Warren2e86e812019-05-29 09:30:01 -0700502 val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600503 writel(val, &priv->reg->autocalcfg);
Tom Warren2e86e812019-05-29 09:30:01 -0700504 val |= AUTO_CAL_START | AUTO_CAL_ENABLE;
505 writel(val, &priv->reg->autocalcfg);
506 debug("%s: AUTO_CAL_CFG = 0x%08X\n", __func__, val);
507 udelay(1);
508 timeout = 100; /* 10 mSec max (100*100uS) */
509 do {
510 val = readl(&priv->reg->autocalsts);
511 udelay(100);
512 } while ((val & AUTO_CAL_ACTIVE) && --timeout);
513 val = readl(&priv->reg->autocalsts);
514 debug("%s: Final AUTO_CAL_STATUS = 0x%08X, timeout = %d\n",
515 __func__, val, timeout);
516
517 /* Re-enable SD Clock Enable when auto-cal is done */
518 clk_con |= TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE;
519 writew(clk_con, &priv->reg->clkcon);
520 clk_con = readw(&priv->reg->clkcon);
521 debug("%s: final CLOCK_CONTROL = 0x%04X\n", __func__, clk_con);
522
523 if (timeout == 0) {
524 printf("%s: Warning: Autocal timed out!\n", __func__);
525 /* TBD: Set CFG2TMC_SDMMC1_PAD_CAL_DRV* regs here */
526 }
527
528#if defined(CONFIG_TEGRA210)
529 u32 tap_value, trim_value;
530
531 /* Set tap/trim values for SDMMC1/3 @ <48MHz here */
532 val = readl(&priv->reg->venspictl); /* aka VENDOR_SYS_SW_CNTL */
533 val &= IO_TRIM_BYPASS_MASK;
534 if (id == PERIPH_ID_SDMMC1) {
535 tap_value = 4; /* default */
536 if (val)
537 tap_value = 3;
538 trim_value = 2;
539 } else { /* SDMMC3 */
540 tap_value = 3;
541 trim_value = 3;
542 }
543
544 val = readl(&priv->reg->venclkctl);
545 val &= ~TRIM_VAL_MASK;
546 val |= (trim_value << TRIM_VAL_SHIFT);
547 val &= ~TAP_VAL_MASK;
548 val |= (tap_value << TAP_VAL_SHIFT);
549 writel(val, &priv->reg->venclkctl);
550 debug("%s: VENDOR_CLOCK_CNTRL = 0x%08X\n", __func__, val);
551#endif /* T210 */
552#endif /* T30/T210 */
Stephen Warrenc76e9362016-09-13 10:45:44 -0600553}
554
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600555static void tegra_mmc_reset(struct tegra_mmc_priv *priv, struct mmc *mmc)
Tom Warren85f0ee42011-05-31 10:30:37 +0000556{
557 unsigned int timeout;
558 debug(" mmc_reset called\n");
559
560 /*
561 * RSTALL[0] : Software reset for all
562 * 1 = reset
563 * 0 = work
564 */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600565 writeb(TEGRA_MMC_SWRST_SW_RESET_FOR_ALL, &priv->reg->swrst);
Tom Warren85f0ee42011-05-31 10:30:37 +0000566
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600567 priv->clock = 0;
Tom Warren85f0ee42011-05-31 10:30:37 +0000568
569 /* Wait max 100 ms */
570 timeout = 100;
571
572 /* hw clears the bit when it's done */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600573 while (readb(&priv->reg->swrst) & TEGRA_MMC_SWRST_SW_RESET_FOR_ALL) {
Tom Warren85f0ee42011-05-31 10:30:37 +0000574 if (timeout == 0) {
575 printf("%s: timeout error\n", __func__);
576 return;
577 }
578 timeout--;
579 udelay(1000);
580 }
Tom Warren35ae07b2013-02-26 12:31:26 -0700581
582 /* Set SD bus voltage & enable bus power */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600583 tegra_mmc_set_power(priv, fls(mmc->cfg->voltages) - 1);
Tom Warren35ae07b2013-02-26 12:31:26 -0700584 debug("%s: power control = %02X, host control = %02X\n", __func__,
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600585 readb(&priv->reg->pwrcon), readb(&priv->reg->hostctl));
Tom Warren35ae07b2013-02-26 12:31:26 -0700586
587 /* Make sure SDIO pads are set up */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600588 tegra_mmc_pad_init(priv);
Tom Warren85f0ee42011-05-31 10:30:37 +0000589}
590
Simon Glass8c4c5c82017-04-23 20:02:11 -0600591static int tegra_mmc_init(struct udevice *dev)
Tom Warren85f0ee42011-05-31 10:30:37 +0000592{
Simon Glass8c4c5c82017-04-23 20:02:11 -0600593 struct tegra_mmc_priv *priv = dev_get_priv(dev);
594 struct mmc *mmc = mmc_get_mmc_dev(dev);
Tom Warren85f0ee42011-05-31 10:30:37 +0000595 unsigned int mask;
Tom Warrena66f7722016-09-13 10:45:48 -0600596 debug(" tegra_mmc_init called\n");
Tom Warren85f0ee42011-05-31 10:30:37 +0000597
Tom Warren2e86e812019-05-29 09:30:01 -0700598#if defined(CONFIG_TEGRA210)
599 priv->mmc_id = clock_decode_periph_id(dev);
600 if (priv->mmc_id == PERIPH_ID_NONE) {
601 printf("%s: Missing/invalid peripheral ID\n", __func__);
602 return -EINVAL;
603 }
604#endif
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600605 tegra_mmc_reset(priv, mmc);
Tom Warren85f0ee42011-05-31 10:30:37 +0000606
Marcel Ziswiler86708852017-03-25 01:18:22 +0100607#if defined(CONFIG_TEGRA124_MMC_DISABLE_EXT_LOOPBACK)
608 /*
609 * Disable the external clock loopback and use the internal one on
610 * SDMMC3 as per the SDMMC_VENDOR_MISC_CNTRL_0 register's SDMMC_SPARE1
611 * bits being set to 0xfffd according to the TRM.
612 *
613 * TODO(marcel.ziswiler@toradex.com): Move to device tree controlled
614 * approach once proper kernel integration made it mainline.
615 */
616 if (priv->reg == (void *)0x700b0400) {
617 mask = readl(&priv->reg->venmiscctl);
618 mask &= ~TEGRA_MMC_MISCON_ENABLE_EXT_LOOPBACK;
619 writel(mask, &priv->reg->venmiscctl);
620 }
621#endif
622
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600623 priv->version = readw(&priv->reg->hcver);
624 debug("host version = %x\n", priv->version);
Tom Warren85f0ee42011-05-31 10:30:37 +0000625
626 /* mask all */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600627 writel(0xffffffff, &priv->reg->norintstsen);
628 writel(0xffffffff, &priv->reg->norintsigen);
Tom Warren85f0ee42011-05-31 10:30:37 +0000629
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600630 writeb(0xe, &priv->reg->timeoutcon); /* TMCLK * 2^27 */
Tom Warren85f0ee42011-05-31 10:30:37 +0000631 /*
632 * NORMAL Interrupt Status Enable Register init
633 * [5] ENSTABUFRDRDY : Buffer Read Ready Status Enable
634 * [4] ENSTABUFWTRDY : Buffer write Ready Status Enable
Anton staaf3ade2102011-11-10 11:56:50 +0000635 * [3] ENSTADMAINT : DMA boundary interrupt
Tom Warren85f0ee42011-05-31 10:30:37 +0000636 * [1] ENSTASTANSCMPLT : Transfre Complete Status Enable
637 * [0] ENSTACMDCMPLT : Command Complete Status Enable
638 */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600639 mask = readl(&priv->reg->norintstsen);
Tom Warren85f0ee42011-05-31 10:30:37 +0000640 mask &= ~(0xffff);
Anton staaf0dfb31c2011-11-10 11:56:49 +0000641 mask |= (TEGRA_MMC_NORINTSTSEN_CMD_COMPLETE |
642 TEGRA_MMC_NORINTSTSEN_XFER_COMPLETE |
Anton staaf3ade2102011-11-10 11:56:50 +0000643 TEGRA_MMC_NORINTSTSEN_DMA_INTERRUPT |
Anton staaf0dfb31c2011-11-10 11:56:49 +0000644 TEGRA_MMC_NORINTSTSEN_BUFFER_WRITE_READY |
645 TEGRA_MMC_NORINTSTSEN_BUFFER_READ_READY);
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600646 writel(mask, &priv->reg->norintstsen);
Tom Warren85f0ee42011-05-31 10:30:37 +0000647
648 /*
649 * NORMAL Interrupt Signal Enable Register init
650 * [1] ENSTACMDCMPLT : Transfer Complete Signal Enable
651 */
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600652 mask = readl(&priv->reg->norintsigen);
Tom Warren85f0ee42011-05-31 10:30:37 +0000653 mask &= ~(0xffff);
Anton staaf0dfb31c2011-11-10 11:56:49 +0000654 mask |= TEGRA_MMC_NORINTSIGEN_XFER_COMPLETE;
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600655 writel(mask, &priv->reg->norintsigen);
Tom Warren85f0ee42011-05-31 10:30:37 +0000656
657 return 0;
658}
659
Simon Glass8c4c5c82017-04-23 20:02:11 -0600660static int tegra_mmc_getcd(struct udevice *dev)
Thierry Redingf1494112012-01-02 01:15:39 +0000661{
Simon Glass8c4c5c82017-04-23 20:02:11 -0600662 struct tegra_mmc_priv *priv = dev_get_priv(dev);
Thierry Redingf1494112012-01-02 01:15:39 +0000663
Tom Warren22562a42012-09-04 17:00:24 -0700664 debug("tegra_mmc_getcd called\n");
Thierry Redingf1494112012-01-02 01:15:39 +0000665
Stephen Warren6d9ccbb2016-09-13 10:45:46 -0600666 if (dm_gpio_is_valid(&priv->cd_gpio))
667 return dm_gpio_get_value(&priv->cd_gpio);
Thierry Redingf1494112012-01-02 01:15:39 +0000668
669 return 1;
670}
671
Simon Glass8c4c5c82017-04-23 20:02:11 -0600672static const struct dm_mmc_ops tegra_mmc_ops = {
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200673 .send_cmd = tegra_mmc_send_cmd,
674 .set_ios = tegra_mmc_set_ios,
Simon Glass8c4c5c82017-04-23 20:02:11 -0600675 .get_cd = tegra_mmc_getcd,
Pantelis Antoniouc9e75912014-02-26 19:28:45 +0200676};
677
Tom Warrena66f7722016-09-13 10:45:48 -0600678static int tegra_mmc_probe(struct udevice *dev)
Tom Warren85f0ee42011-05-31 10:30:37 +0000679{
Tom Warrena66f7722016-09-13 10:45:48 -0600680 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glass8c4c5c82017-04-23 20:02:11 -0600681 struct tegra_mmc_plat *plat = dev_get_platdata(dev);
Tom Warrena66f7722016-09-13 10:45:48 -0600682 struct tegra_mmc_priv *priv = dev_get_priv(dev);
Simon Glass8c4c5c82017-04-23 20:02:11 -0600683 struct mmc_config *cfg = &plat->cfg;
Stephen Warrenf79df4b2016-09-13 10:46:01 -0600684 int bus_width, ret;
Tom Warren85f0ee42011-05-31 10:30:37 +0000685
Simon Glass8c4c5c82017-04-23 20:02:11 -0600686 cfg->name = dev->name;
Tom Warren85f0ee42011-05-31 10:30:37 +0000687
Simon Glass9c3b0e42017-07-25 08:30:08 -0600688 bus_width = dev_read_u32_default(dev, "bus-width", 1);
Tom Warrena66f7722016-09-13 10:45:48 -0600689
Simon Glass8c4c5c82017-04-23 20:02:11 -0600690 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
691 cfg->host_caps = 0;
Tom Warrena66f7722016-09-13 10:45:48 -0600692 if (bus_width == 8)
Simon Glass8c4c5c82017-04-23 20:02:11 -0600693 cfg->host_caps |= MMC_MODE_8BIT;
Tom Warrena66f7722016-09-13 10:45:48 -0600694 if (bus_width >= 4)
Simon Glass8c4c5c82017-04-23 20:02:11 -0600695 cfg->host_caps |= MMC_MODE_4BIT;
696 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Tom Warren85f0ee42011-05-31 10:30:37 +0000697
698 /*
699 * min freq is for card identification, and is the highest
700 * low-speed SDIO card frequency (actually 400KHz)
701 * max freq is highest HS eMMC clock as per the SD/MMC spec
702 * (actually 52MHz)
Tom Warren85f0ee42011-05-31 10:30:37 +0000703 */
Simon Glass8c4c5c82017-04-23 20:02:11 -0600704 cfg->f_min = 375000;
705 cfg->f_max = 48000000;
Tom Warren85f0ee42011-05-31 10:30:37 +0000706
Simon Glass8c4c5c82017-04-23 20:02:11 -0600707 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200708
Simon Glass9c3b0e42017-07-25 08:30:08 -0600709 priv->reg = (void *)dev_read_addr(dev);
Tom Warren9745cf82013-02-21 12:31:30 +0000710
Tom Warrena66f7722016-09-13 10:45:48 -0600711 ret = reset_get_by_name(dev, "sdhci", &priv->reset_ctl);
712 if (ret) {
713 debug("reset_get_by_name() failed: %d\n", ret);
714 return ret;
715 }
716 ret = clk_get_by_index(dev, 0, &priv->clk);
717 if (ret) {
718 debug("clk_get_by_index() failed: %d\n", ret);
719 return ret;
Stephen Warrend26e24d2016-08-05 16:10:33 -0600720 }
Tom Warrena66f7722016-09-13 10:45:48 -0600721
722 ret = reset_assert(&priv->reset_ctl);
723 if (ret)
724 return ret;
725 ret = clk_enable(&priv->clk);
726 if (ret)
727 return ret;
728 ret = clk_set_rate(&priv->clk, 20000000);
729 if (IS_ERR_VALUE(ret))
730 return ret;
731 ret = reset_deassert(&priv->reset_ctl);
732 if (ret)
733 return ret;
Tom Warren9745cf82013-02-21 12:31:30 +0000734
Tom Warrena66f7722016-09-13 10:45:48 -0600735 /* These GPIOs are optional */
Simon Glass9c3b0e42017-07-25 08:30:08 -0600736 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
737 gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
738 gpio_request_by_name(dev, "power-gpios", 0, &priv->pwr_gpio,
739 GPIOD_IS_OUT);
Tom Warrena66f7722016-09-13 10:45:48 -0600740 if (dm_gpio_is_valid(&priv->pwr_gpio))
741 dm_gpio_set_value(&priv->pwr_gpio, 1);
Tom Warren9745cf82013-02-21 12:31:30 +0000742
Simon Glass8c4c5c82017-04-23 20:02:11 -0600743 upriv->mmc = &plat->mmc;
Tom Warren9745cf82013-02-21 12:31:30 +0000744
Simon Glass8c4c5c82017-04-23 20:02:11 -0600745 return tegra_mmc_init(dev);
746}
Tom Warren9745cf82013-02-21 12:31:30 +0000747
Simon Glass8c4c5c82017-04-23 20:02:11 -0600748static int tegra_mmc_bind(struct udevice *dev)
749{
750 struct tegra_mmc_plat *plat = dev_get_platdata(dev);
751
752 return mmc_bind(dev, &plat->mmc, &plat->cfg);
Tom Warren9745cf82013-02-21 12:31:30 +0000753}
754
Tom Warrena66f7722016-09-13 10:45:48 -0600755static const struct udevice_id tegra_mmc_ids[] = {
756 { .compatible = "nvidia,tegra20-sdhci" },
757 { .compatible = "nvidia,tegra30-sdhci" },
758 { .compatible = "nvidia,tegra114-sdhci" },
759 { .compatible = "nvidia,tegra124-sdhci" },
760 { .compatible = "nvidia,tegra210-sdhci" },
761 { .compatible = "nvidia,tegra186-sdhci" },
762 { }
763};
Tom Warren9745cf82013-02-21 12:31:30 +0000764
Tom Warrena66f7722016-09-13 10:45:48 -0600765U_BOOT_DRIVER(tegra_mmc_drv) = {
766 .name = "tegra_mmc",
767 .id = UCLASS_MMC,
768 .of_match = tegra_mmc_ids,
Simon Glass8c4c5c82017-04-23 20:02:11 -0600769 .bind = tegra_mmc_bind,
Tom Warrena66f7722016-09-13 10:45:48 -0600770 .probe = tegra_mmc_probe,
Simon Glass8c4c5c82017-04-23 20:02:11 -0600771 .ops = &tegra_mmc_ops,
772 .platdata_auto_alloc_size = sizeof(struct tegra_mmc_plat),
Tom Warrena66f7722016-09-13 10:45:48 -0600773 .priv_auto_alloc_size = sizeof(struct tegra_mmc_priv),
774};