blob: 877b31b9d6f24be614c9ed6fe23bac20572ff0a9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Simon Glass61612ed2014-11-24 21:18:18 -07002/*
3 * From Coreboot northbridge/intel/sandybridge/northbridge.c
4 *
5 * Copyright (C) 2007-2009 coresystems GmbH
6 * Copyright (C) 2011 The Chromium Authors
Simon Glass61612ed2014-11-24 21:18:18 -07007 */
8
9#include <common.h>
Simon Glass6b7f76d2016-01-17 16:11:27 -070010#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass61612ed2014-11-24 21:18:18 -070012#include <asm/msr.h>
Simon Glass61612ed2014-11-24 21:18:18 -070013#include <asm/cpu.h>
Simon Glass55357302016-03-11 22:06:55 -070014#include <asm/intel_regs.h>
Simon Glass61612ed2014-11-24 21:18:18 -070015#include <asm/io.h>
16#include <asm/pci.h>
17#include <asm/processor.h>
18#include <asm/arch/pch.h>
19#include <asm/arch/model_206ax.h>
20#include <asm/arch/sandybridge.h>
21
Simon Glassd87b0922017-01-16 07:03:37 -070022DECLARE_GLOBAL_DATA_PTR;
23
Simon Glass11f76a72016-01-17 16:11:54 -070024int bridge_silicon_revision(struct udevice *dev)
Simon Glass61612ed2014-11-24 21:18:18 -070025{
Simon Glass11f76a72016-01-17 16:11:54 -070026 struct cpuid_result result;
27 u16 bridge_id;
28 u8 stepping;
Simon Glass61612ed2014-11-24 21:18:18 -070029
Simon Glass11f76a72016-01-17 16:11:54 -070030 result = cpuid(1);
31 stepping = result.eax & 0xf;
32 dm_pci_read_config16(dev, PCI_DEVICE_ID, &bridge_id);
33 bridge_id &= 0xf0;
34 return bridge_id | stepping;
Simon Glass61612ed2014-11-24 21:18:18 -070035}
36
Simon Glasse5bdccd2016-01-17 16:11:32 -070037static int get_pcie_bar(struct udevice *dev, u32 *base, u32 *len)
Simon Glass61612ed2014-11-24 21:18:18 -070038{
Simon Glass61612ed2014-11-24 21:18:18 -070039 u32 pciexbar_reg;
40
41 *base = 0;
42 *len = 0;
43
Simon Glasse5bdccd2016-01-17 16:11:32 -070044 dm_pci_read_config32(dev, PCIEXBAR, &pciexbar_reg);
Simon Glass61612ed2014-11-24 21:18:18 -070045
46 if (!(pciexbar_reg & (1 << 0)))
47 return 0;
48
49 switch ((pciexbar_reg >> 1) & 3) {
50 case 0: /* 256MB */
51 *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
52 (1 << 28));
53 *len = 256 * 1024 * 1024;
54 return 1;
55 case 1: /* 128M */
56 *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
57 (1 << 28) | (1 << 27));
58 *len = 128 * 1024 * 1024;
59 return 1;
60 case 2: /* 64M */
61 *base = pciexbar_reg & ((1 << 31) | (1 << 30) | (1 << 29) |
62 (1 << 28) | (1 << 27) | (1 << 26));
63 *len = 64 * 1024 * 1024;
64 return 1;
65 }
66
67 return 0;
68}
69
Simon Glasse5bdccd2016-01-17 16:11:32 -070070static void add_fixed_resources(struct udevice *dev, int index)
Simon Glass61612ed2014-11-24 21:18:18 -070071{
72 u32 pcie_config_base, pcie_config_size;
73
Simon Glasse5bdccd2016-01-17 16:11:32 -070074 if (get_pcie_bar(dev, &pcie_config_base, &pcie_config_size)) {
Simon Glass61612ed2014-11-24 21:18:18 -070075 debug("Adding PCIe config bar base=0x%08x size=0x%x\n",
76 pcie_config_base, pcie_config_size);
77 }
78}
79
Simon Glass11f76a72016-01-17 16:11:54 -070080static void northbridge_dmi_init(struct udevice *dev, int rev)
Simon Glass61612ed2014-11-24 21:18:18 -070081{
82 /* Clear error status bits */
83 writel(0xffffffff, DMIBAR_REG(0x1c4));
84 writel(0xffffffff, DMIBAR_REG(0x1d0));
85
86 /* Steps prior to DMI ASPM */
Simon Glass11f76a72016-01-17 16:11:54 -070087 if ((rev & BASE_REV_MASK) == BASE_REV_SNB) {
Simon Glass61612ed2014-11-24 21:18:18 -070088 clrsetbits_le32(DMIBAR_REG(0x250), (1 << 22) | (1 << 20),
89 1 << 21);
90 }
91
92 setbits_le32(DMIBAR_REG(0x238), 1 << 29);
93
Simon Glass11f76a72016-01-17 16:11:54 -070094 if (rev >= SNB_STEP_D0) {
Simon Glass61612ed2014-11-24 21:18:18 -070095 setbits_le32(DMIBAR_REG(0x1f8), 1 << 16);
Simon Glass11f76a72016-01-17 16:11:54 -070096 } else if (rev >= SNB_STEP_D1) {
Simon Glass61612ed2014-11-24 21:18:18 -070097 clrsetbits_le32(DMIBAR_REG(0x1f8), 1 << 26, 1 << 16);
98 setbits_le32(DMIBAR_REG(0x1fc), (1 << 12) | (1 << 23));
99 }
100
101 /* Enable ASPM on SNB link, should happen before PCH link */
Simon Glass11f76a72016-01-17 16:11:54 -0700102 if ((rev & BASE_REV_MASK) == BASE_REV_SNB)
Simon Glass61612ed2014-11-24 21:18:18 -0700103 setbits_le32(DMIBAR_REG(0xd04), 1 << 4);
104
105 setbits_le32(DMIBAR_REG(0x88), (1 << 1) | (1 << 0));
106}
107
Simon Glass11f76a72016-01-17 16:11:54 -0700108static void northbridge_init(struct udevice *dev, int rev)
Simon Glass61612ed2014-11-24 21:18:18 -0700109{
110 u32 bridge_type;
111
112 add_fixed_resources(dev, 6);
Simon Glass11f76a72016-01-17 16:11:54 -0700113 northbridge_dmi_init(dev, rev);
Simon Glass61612ed2014-11-24 21:18:18 -0700114
115 bridge_type = readl(MCHBAR_REG(0x5f10));
116 bridge_type &= ~0xff;
117
Simon Glass11f76a72016-01-17 16:11:54 -0700118 if ((rev & BASE_REV_MASK) == BASE_REV_IVB) {
Simon Glass61612ed2014-11-24 21:18:18 -0700119 /* Enable Power Aware Interrupt Routing - fixed priority */
120 clrsetbits_8(MCHBAR_REG(0x5418), 0xf, 0x4);
121
122 /* 30h for IvyBridge */
123 bridge_type |= 0x30;
124 } else {
125 /* 20h for Sandybridge */
126 bridge_type |= 0x20;
127 }
128 writel(bridge_type, MCHBAR_REG(0x5f10));
129
130 /*
131 * Set bit 0 of BIOS_RESET_CPL to indicate to the CPU
132 * that BIOS has initialized memory and power management
133 */
134 setbits_8(MCHBAR_REG(BIOS_RESET_CPL), 1);
135 debug("Set BIOS_RESET_CPL\n");
136
137 /* Configure turbo power limits 1ms after reset complete bit */
138 mdelay(1);
139 set_power_limits(28);
140
141 /*
142 * CPUs with configurable TDP also need power limits set
143 * in MCHBAR. Use same values from MSR_PKG_POWER_LIMIT.
144 */
Simon Glassb12689d2019-09-25 08:56:38 -0600145 if (cpu_ivybridge_config_tdp_levels()) {
Simon Glass61612ed2014-11-24 21:18:18 -0700146 msr_t msr = msr_read(MSR_PKG_POWER_LIMIT);
147
148 writel(msr.lo, MCHBAR_REG(0x59A0));
149 writel(msr.hi, MCHBAR_REG(0x59A4));
150 }
151
152 /* Set here before graphics PM init */
153 writel(0x00100001, MCHBAR_REG(0x5500));
154}
155
Simon Glass6b7f76d2016-01-17 16:11:27 -0700156static void sandybridge_setup_northbridge_bars(struct udevice *dev)
157{
158 /* Set up all hardcoded northbridge BARs */
159 debug("Setting up static registers\n");
160 dm_pci_write_config32(dev, EPBAR, DEFAULT_EPBAR | 1);
161 dm_pci_write_config32(dev, EPBAR + 4, (0LL + DEFAULT_EPBAR) >> 32);
Simon Glass55357302016-03-11 22:06:55 -0700162 dm_pci_write_config32(dev, MCHBAR, MCH_BASE_ADDRESS | 1);
163 dm_pci_write_config32(dev, MCHBAR + 4, (0LL + MCH_BASE_ADDRESS) >> 32);
Simon Glass6b7f76d2016-01-17 16:11:27 -0700164 /* 64MB - busses 0-63 */
165 dm_pci_write_config32(dev, PCIEXBAR, DEFAULT_PCIEXBAR | 5);
166 dm_pci_write_config32(dev, PCIEXBAR + 4,
167 (0LL + DEFAULT_PCIEXBAR) >> 32);
168 dm_pci_write_config32(dev, DMIBAR, DEFAULT_DMIBAR | 1);
169 dm_pci_write_config32(dev, DMIBAR + 4, (0LL + DEFAULT_DMIBAR) >> 32);
170
171 /* Set C0000-FFFFF to access RAM on both reads and writes */
172 dm_pci_write_config8(dev, PAM0, 0x30);
173 dm_pci_write_config8(dev, PAM1, 0x33);
174 dm_pci_write_config8(dev, PAM2, 0x33);
175 dm_pci_write_config8(dev, PAM3, 0x33);
176 dm_pci_write_config8(dev, PAM4, 0x33);
177 dm_pci_write_config8(dev, PAM5, 0x33);
178 dm_pci_write_config8(dev, PAM6, 0x33);
179}
180
Simon Glasse7ceeef2019-02-16 20:24:57 -0700181/**
182 * sandybridge_init_iommu() - Set up IOMMU so that azalia can be used
183 *
184 * It is not obvious where these values come from. They may be undocumented.
185 */
186static void sandybridge_init_iommu(struct udevice *dev)
187{
188 u32 capid0_a;
189
190 dm_pci_read_config32(dev, 0xe4, &capid0_a);
191 if (capid0_a & (1 << 23)) {
192 log_debug("capid0_a not needed\n");
193 return;
194 }
195
196 /* setup BARs */
197 writel(IOMMU_BASE1 >> 32, MCHBAR_REG(0x5404));
198 writel(IOMMU_BASE1 | 1, MCHBAR_REG(0x5400));
199 writel(IOMMU_BASE2 >> 32, MCHBAR_REG(0x5414));
200 writel(IOMMU_BASE2 | 1, MCHBAR_REG(0x5410));
201
202 /* lock policies */
203 writel(0x80000000, IOMMU_BASE1 + 0xff0);
204
205 /* Enable azalia sound */
206 writel(0x20000000, IOMMU_BASE2 + 0xff0);
207 writel(0xa0000000, IOMMU_BASE2 + 0xff0);
208}
209
Simon Glass4fa56b12016-01-17 16:11:31 -0700210static int bd82x6x_northbridge_early_init(struct udevice *dev)
Simon Glass6b7f76d2016-01-17 16:11:27 -0700211{
212 const int chipset_type = SANDYBRIDGE_MOBILE;
213 u32 capid0_a;
214 u8 reg8;
215
Simon Glass6b7f76d2016-01-17 16:11:27 -0700216 /* Device ID Override Enable should be done very early */
217 dm_pci_read_config32(dev, 0xe4, &capid0_a);
218 if (capid0_a & (1 << 10)) {
219 dm_pci_read_config8(dev, 0xf3, &reg8);
220 reg8 &= ~7; /* Clear 2:0 */
221
222 if (chipset_type == SANDYBRIDGE_MOBILE)
223 reg8 |= 1; /* Set bit 0 */
224
225 dm_pci_write_config8(dev, 0xf3, reg8);
226 }
227
228 sandybridge_setup_northbridge_bars(dev);
229
Simon Glasse7ceeef2019-02-16 20:24:57 -0700230 /* Setup IOMMU BARs */
231 sandybridge_init_iommu(dev);
232
Simon Glass6b7f76d2016-01-17 16:11:27 -0700233 /* Device Enable */
234 dm_pci_write_config32(dev, DEVEN, DEVEN_HOST | DEVEN_IGD);
235
236 return 0;
237}
238
Simon Glass4fa56b12016-01-17 16:11:31 -0700239static int bd82x6x_northbridge_probe(struct udevice *dev)
240{
Simon Glass11f76a72016-01-17 16:11:54 -0700241 int rev;
242
Simon Glass4fa56b12016-01-17 16:11:31 -0700243 if (!(gd->flags & GD_FLG_RELOC))
244 return bd82x6x_northbridge_early_init(dev);
245
Simon Glass11f76a72016-01-17 16:11:54 -0700246 rev = bridge_silicon_revision(dev);
247 northbridge_init(dev, rev);
Simon Glass4fa56b12016-01-17 16:11:31 -0700248
249 return 0;
250}
251
Simon Glass6b7f76d2016-01-17 16:11:27 -0700252static const struct udevice_id bd82x6x_northbridge_ids[] = {
253 { .compatible = "intel,bd82x6x-northbridge" },
254 { }
255};
256
257U_BOOT_DRIVER(bd82x6x_northbridge_drv) = {
258 .name = "bd82x6x_northbridge",
259 .id = UCLASS_NORTHBRIDGE,
260 .of_match = bd82x6x_northbridge_ids,
261 .probe = bd82x6x_northbridge_probe,
262};