blob: fba1bdd4381a7900fb8e08019fd5bb2f3c35dec6 [file] [log] [blame]
Valentin Longchampc98bf292013-10-18 11:47:24 +02001/*
2 * (C) Copyright 2013 Keymile AG
3 * Valentin Longchamp <valentin.longchamp@keymile.com>
4 *
5 * Copyright 2011,2012 Freescale Semiconductor, Inc.
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <common.h>
11#include <command.h>
12#include <netdev.h>
13#include <linux/compiler.h>
14#include <asm/mmu.h>
15#include <asm/processor.h>
16#include <asm/cache.h>
17#include <asm/immap_85xx.h>
18#include <asm/fsl_law.h>
19#include <asm/fsl_serdes.h>
20#include <asm/fsl_portals.h>
21#include <asm/fsl_liodn.h>
22#include <fm_eth.h>
23
24#include "../common/common.h"
25#include "kmp204x.h"
26
27DECLARE_GLOBAL_DATA_PTR;
28
29int checkboard(void)
30{
31 printf("Board: Keymile %s\n", CONFIG_KM_BOARD_NAME);
32
33 return 0;
34}
35
Rainer Boschung71a2e822014-02-03 08:45:40 +010036/* I2C deblocking uses the algorithm defined in board/keymile/common/common.c
37 * 2 dedicated QRIO GPIOs externally pull the SCL and SDA lines
38 * For I2C only the low state is activly driven and high state is pulled-up
39 * by a resistor. Therefore the deblock GPIOs are used
40 * -> as an active output to drive a low state
41 * -> as an open-drain input to have a pulled-up high state
42 */
43
44/* QRIO GPIOs used for deblocking */
45#define DEBLOCK_PORT1 GPIO_A
46#define DEBLOCK_SCL1 20
47#define DEBLOCK_SDA1 21
48
49/* By default deblock GPIOs are floating */
50static void i2c_deblock_gpio_cfg(void)
51{
52 /* set I2C bus 1 deblocking GPIOs input, but 0 value for open drain */
53 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SCL1);
54 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SDA1);
55
56 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, 0);
57 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, 0);
58}
59
60void set_sda(int state)
Valentin Longchampc98bf292013-10-18 11:47:24 +020061{
Rainer Boschung71a2e822014-02-03 08:45:40 +010062 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, state);
Valentin Longchampc98bf292013-10-18 11:47:24 +020063}
64
Rainer Boschung71a2e822014-02-03 08:45:40 +010065void set_scl(int state)
66{
67 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, state);
68}
69
70int get_sda(void)
71{
72 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1);
73}
74
75int get_scl(void)
76{
77 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1);
78}
79
80
Valentin Longchampc98bf292013-10-18 11:47:24 +020081#define ZL30158_RST 8
82#define ZL30343_RST 9
83
84int board_early_init_f(void)
85{
86 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
87
88 /* board only uses the DDR_MCK0, so disable the DDR_MCK1/2/3 */
89 setbits_be32(&gur->ddrclkdr, 0x001f000f);
90
91 /* take the Zarlinks out of reset as soon as possible */
92 qrio_prst(ZL30158_RST, false, false);
93 qrio_prst(ZL30343_RST, false, false);
94
95 /* and set their reset to power-up only */
96 qrio_prstcfg(ZL30158_RST, PRSTCFG_POWUP_RST);
97 qrio_prstcfg(ZL30343_RST, PRSTCFG_POWUP_RST);
98
99 return 0;
100}
101
102int board_early_init_r(void)
103{
Valentin Longchampdc146da2014-01-27 11:49:12 +0100104 int ret = 0;
Valentin Longchampc98bf292013-10-18 11:47:24 +0200105 /* Flush d-cache and invalidate i-cache of any FLASH data */
106 flush_dcache();
107 invalidate_icache();
108
109 set_liodns();
110 setup_portals();
111
Valentin Longchampdc146da2014-01-27 11:49:12 +0100112 ret = trigger_fpga_config();
113 if (ret)
114 printf("error triggering PCIe FPGA config\n");
115
Stefan Bigler8b6f6c32014-05-02 10:48:41 +0200116 /* enable the Unit LED (red) & Boot LED (on) */
117 qrio_set_leds();
118
Stefan Biglerdafc72d2014-05-02 10:49:27 +0200119 /* enable Application Buffer */
120 qrio_enable_app_buffer();
121
Valentin Longchampdc146da2014-01-27 11:49:12 +0100122 return ret;
Valentin Longchampc98bf292013-10-18 11:47:24 +0200123}
124
125unsigned long get_board_sys_clk(unsigned long dummy)
126{
127 return 66666666;
128}
129
Rainer Boschung71a2e822014-02-03 08:45:40 +0100130int misc_init_f(void)
131{
132 /* configure QRIO pis for i2c deblocking */
133 i2c_deblock_gpio_cfg();
134
135 return 0;
136}
137
Valentin Longchampc98bf292013-10-18 11:47:24 +0200138#define NUM_SRDS_BANKS 2
139#define PHY_RST 15
140
141int misc_init_r(void)
142{
143 serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
144 u32 expected[NUM_SRDS_BANKS] = {SRDS_PLLCR0_RFCK_SEL_100,
145 SRDS_PLLCR0_RFCK_SEL_125};
146 unsigned int i;
147
148 /* check SERDES reference clocks */
149 for (i = 0; i < NUM_SRDS_BANKS; i++) {
150 u32 actual = in_be32(&regs->bank[i].pllcr0);
151 actual &= SRDS_PLLCR0_RFCK_SEL_MASK;
152 if (actual != expected[i]) {
153 printf("Warning: SERDES bank %u expects reference \
154 clock %sMHz, but actual is %sMHz\n", i + 1,
155 serdes_clock_to_string(expected[i]),
156 serdes_clock_to_string(actual));
157 }
158 }
159
160 /* take the mgmt eth phy out of reset */
161 qrio_prst(PHY_RST, false, false);
162
163 return 0;
164}
165
166#if defined(CONFIG_HUSH_INIT_VAR)
167int hush_init_var(void)
168{
169 ivm_read_eeprom();
170 return 0;
171}
172#endif
173
174#if defined(CONFIG_LAST_STAGE_INIT)
175int last_stage_init(void)
176{
Stefan Biglerdafc72d2014-05-02 10:49:27 +0200177#if defined(CONFIG_KMCOGE4)
178 /* on KMCOGE4, the BFTIC4 is on the LBAPP2 */
179 struct bfticu_iomap *bftic4 =
180 (struct bfticu_iomap *)CONFIG_SYS_LBAPP2_BASE;
181 u8 dip_switch = in_8((u8 *)&(bftic4->mswitch)) & BFTICU_DIPSWITCH_MASK;
182
183 if (dip_switch != 0) {
184 /* start bootloader */
185 puts("DIP: Enabled\n");
186 setenv("actual_bank", "0");
187 }
188#endif
Valentin Longchampc98bf292013-10-18 11:47:24 +0200189 set_km_env();
190 return 0;
191}
192#endif
193
194#ifdef CONFIG_SYS_DPAA_FMAN
195void fdt_fixup_fman_mac_addresses(void *blob)
196{
197 int node, i, ret;
198 char *tmp, *end;
199 unsigned char mac_addr[6];
200
201 /* get the mac addr from env */
202 tmp = getenv("ethaddr");
203 if (!tmp) {
204 printf("ethaddr env variable not defined\n");
205 return;
206 }
207 for (i = 0; i < 6; i++) {
208 mac_addr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
209 if (tmp)
210 tmp = (*end) ? end+1 : end;
211 }
212
213 /* find the correct fdt ethernet path and correct it */
214 node = fdt_path_offset(blob, "/soc/fman/ethernet@e8000");
215 if (node < 0) {
216 printf("no /soc/fman/ethernet path offset\n");
217 return;
218 }
219 ret = fdt_setprop(blob, node, "local-mac-address", &mac_addr, 6);
220 if (ret) {
221 printf("error setting local-mac-address property\n");
222 return;
223 }
224}
225#endif
226
227void ft_board_setup(void *blob, bd_t *bd)
228{
229 phys_addr_t base;
230 phys_size_t size;
231
232 ft_cpu_setup(blob, bd);
233
234 base = getenv_bootm_low();
235 size = getenv_bootm_size();
236
237 fdt_fixup_memory(blob, (u64)base, (u64)size);
238
239#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
240 fdt_fixup_dr_usb(blob, bd);
241#endif
242
243#ifdef CONFIG_PCI
244 pci_of_setup(blob, bd);
245#endif
246
247 fdt_fixup_liodn(blob);
248#ifdef CONFIG_SYS_DPAA_FMAN
249 fdt_fixup_fman_ethernet(blob);
250 fdt_fixup_fman_mac_addresses(blob);
251#endif
252}