blob: e82a4b1c6fdf5fd107e74583c843543bc1f55d42 [file] [log] [blame]
Dan Malek6acf0482007-01-05 09:15:34 +01001/*
2 * (C) Copyright 2005 Embedded Alley Solutions, Inc.
3 * Dan Malek <dan@embeddedalley.com>
4 * Copied from STx GP3.
5 * Updates for Silicon Tx GP3 SSA board.
6 *
7 * (C) Copyright 2002,2003 Motorola,Inc.
8 * Xianghua Xiao <X.Xiao@motorola.com>
9 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020010 * SPDX-License-Identifier: GPL-2.0+
Dan Malek6acf0482007-01-05 09:15:34 +010011 */
12
13/* mpc8560ads board configuration file */
14/* please refer to doc/README.mpc85xx for more info */
15/* make sure you change the MAC address and other network params first,
16 * search for CONFIG_ETHADDR,CONFIG_SERVERIP,etc in this file
17 */
18
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/* High Level Configuration Options */
23#define CONFIG_BOOKE 1 /* BOOKE */
24#define CONFIG_E500 1 /* BOOKE e500 family */
25#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
26#define CONFIG_CPM2 1 /* has CPM2 */
27#define CONFIG_STXSSA 1 /* Silicon Tx GPPP SSA board specific*/
Kumar Gala75639e02008-06-11 00:44:10 -050028#define CONFIG_MPC8560 1
Dan Malek6acf0482007-01-05 09:15:34 +010029
Wolfgang Denkf0ed5652011-07-25 15:15:44 +020030#define CONFIG_SYS_TEXT_BASE 0xFFF80000
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020031
Wolfgang Denk75839132007-07-06 02:50:19 +020032#define CONFIG_PCI /* PCI ethernet support */
Gabor Juhosb4458732013-05-30 07:06:12 +000033#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denk75839132007-07-06 02:50:19 +020034#define CONFIG_TSEC_ENET /* tsec ethernet support*/
35#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
Dan Malek6acf0482007-01-05 09:15:34 +010036#define CONFIG_ENV_OVERWRITE
Dan Malek6acf0482007-01-05 09:15:34 +010037
Kumar Galaa3b76c52008-01-16 09:11:53 -060038#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Dan Malek6acf0482007-01-05 09:15:34 +010039
40/* sysclk for MPC85xx
41 */
42
Wolfgang Denk75839132007-07-06 02:50:19 +020043#define CONFIG_SYS_CLK_FREQ 33000000 /* most pci cards are 33Mhz */
Dan Malek6acf0482007-01-05 09:15:34 +010044
45/* Blinkin' LEDs for Robert :-)
46*/
47#define CONFIG_SHOW_ACTIVITY 1
48
49/*
50 * These can be toggled for performance analysis, otherwise use default.
51 */
Wolfgang Denk75839132007-07-06 02:50:19 +020052#define CONFIG_L2_CACHE /* toggle L2 cache */
53#define CONFIG_BTB /* toggle branch predition */
Dan Malek6acf0482007-01-05 09:15:34 +010054
Wolfgang Denka1be4762008-05-20 16:00:29 +020055#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
Dan Malek6acf0482007-01-05 09:15:34 +010056
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
58#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
59#define CONFIG_SYS_MEMTEST_END 0x00400000
Dan Malek6acf0482007-01-05 09:15:34 +010060
61
Wolfgang Denk75839132007-07-06 02:50:19 +020062/* Localbus connector. There are many options that can be
Dan Malek6acf0482007-01-05 09:15:34 +010063 * connected here, including sdram or lots of flash.
64 * This address, however, is used to configure a 256M local bus
65 * window that includes the Config latch below.
66 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_LBC_OPTION_BASE 0xF0000000 /* Localbus Extension */
68#define CONFIG_SYS_LBC_OPTION_SIZE 256 /* 256MB */
Dan Malek6acf0482007-01-05 09:15:34 +010069
70/* There are various flash options used, we configure for the largest,
71 * which is 64Mbytes. The CFI works fine and will discover the proper
72 * sizes.
73 */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020074#ifdef CONFIG_STXSSA_4M
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_FLASH_BASE 0xFFC00000 /* start of 4 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020076#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* start of 64 MiB flash */
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +020078#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x1801) /* port size 32bit */
80#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x0FF7)
Dan Malek6acf0482007-01-05 09:15:34 +010081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +020083#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* use buffered writes (20x faster) */
85#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
86#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
Dan Malek6acf0482007-01-05 09:15:34 +010087
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Dan Malek6acf0482007-01-05 09:15:34 +010089
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_FLASH_PROTECTION
Dan Malek6acf0482007-01-05 09:15:34 +010091
92/* The configuration latch is Chip Select 1.
93 * It's an 8-bit latch in the lower 8 bits of the word.
94 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_LBC_CFGLATCH_BASE 0xFB000000 /* Base of config latch */
96#define CONFIG_SYS_BR1_PRELIM 0xFB001801 /* 32-bit port */
97#define CONFIG_SYS_OR1_PRELIM 0xFFFF0FF7 /* 64K is enough */
Dan Malek6acf0482007-01-05 09:15:34 +010098
Wolfgang Denk0708bc62010-10-07 21:51:12 +020099#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Dan Malek6acf0482007-01-05 09:15:34 +0100100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
102#define CONFIG_SYS_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100103#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#undef CONFIG_SYS_RAMBOOT
Dan Malek6acf0482007-01-05 09:15:34 +0100105#endif
106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#ifdef CONFIG_SYS_RAMBOOT
108#define CONFIG_SYS_CCSRBAR_DEFAULT 0x40000000 /* CCSRBAR by BDI cfg */
Dan Malek6acf0482007-01-05 09:15:34 +0100109#endif
Timur Tabid8f341c2011-08-04 18:03:41 -0500110
111#define CONFIG_SYS_CCSRBAR 0xe0000000
112#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Dan Malek6acf0482007-01-05 09:15:34 +0100113
Kumar Gala0abad322008-08-27 01:04:07 -0500114/* DDR Setup */
115#define CONFIG_FSL_DDR1
116#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
117#define CONFIG_DDR_SPD
118#undef CONFIG_FSL_DDR_INTERACTIVE
Dan Malek6acf0482007-01-05 09:15:34 +0100119
Kumar Gala0abad322008-08-27 01:04:07 -0500120#undef CONFIG_DDR_ECC /* only for ECC DDR module */
Kumar Gala0abad322008-08-27 01:04:07 -0500121#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Dan Malek6acf0482007-01-05 09:15:34 +0100122
Kumar Gala0abad322008-08-27 01:04:07 -0500123#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
126#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Dan Malek6acf0482007-01-05 09:15:34 +0100127
Kumar Gala0abad322008-08-27 01:04:07 -0500128#define CONFIG_NUM_DDR_CONTROLLERS 1
129#define CONFIG_DIMM_SLOTS_PER_CTLR 1
130#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
131
132/* I2C addresses of SPD EEPROMs */
133#define SPD_EEPROM_ADDRESS 0x54 /* CTLR 0 DIMM 0 */
Dan Malek6acf0482007-01-05 09:15:34 +0100134
135#undef CONFIG_CLOCKS_IN_MHZ
136
137/* local bus definitions */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_BR2_PRELIM 0xf8001861 /* 64MB localbus SDRAM */
139#define CONFIG_SYS_OR2_PRELIM 0xfc006901
140#define CONFIG_SYS_LBC_LCRR 0x00030004 /* local bus freq */
141#define CONFIG_SYS_LBC_LBCR 0x00000000
142#define CONFIG_SYS_LBC_LSRT 0x20000000
143#define CONFIG_SYS_LBC_MRTPR 0x20000000
144#define CONFIG_SYS_LBC_LSDMR_1 0x2861b723
145#define CONFIG_SYS_LBC_LSDMR_2 0x0861b723
146#define CONFIG_SYS_LBC_LSDMR_3 0x0861b723
147#define CONFIG_SYS_LBC_LSDMR_4 0x1861b723
148#define CONFIG_SYS_LBC_LSDMR_5 0x4061b723
Dan Malek6acf0482007-01-05 09:15:34 +0100149
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_INIT_RAM_LOCK 1
151#define CONFIG_SYS_INIT_RAM_ADDR 0x60000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200152#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Dan Malek6acf0482007-01-05 09:15:34 +0100153
Wolfgang Denk0191e472010-10-26 14:34:52 +0200154#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Dan Malek6acf0482007-01-05 09:15:34 +0100156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
158#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Dan Malek6acf0482007-01-05 09:15:34 +0100159
160/* Serial Port */
161#define CONFIG_CONS_INDEX 2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_NS16550
163#define CONFIG_SYS_NS16550_SERIAL
164#define CONFIG_SYS_NS16550_REG_SIZE 1
165#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Dan Malek6acf0482007-01-05 09:15:34 +0100166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_BAUDRATE_TABLE \
Dan Malek6acf0482007-01-05 09:15:34 +0100168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
171#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Dan Malek6acf0482007-01-05 09:15:34 +0100172
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200173#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500174#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
Dan Malek6acf0482007-01-05 09:15:34 +0100176
Wolfgang Denkf0ed5652011-07-25 15:15:44 +0200177/* pass open firmware flat tree */
178#define CONFIG_OF_LIBFDT 1
179#define CONFIG_OF_BOARD_SETUP 1
180#define CONFIG_OF_STDOUT_VIA_ALIAS 1
181
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200182/*
183 * I2C
184 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200185#define CONFIG_SYS_I2C
186#define CONFIG_SYS_I2C_FSL
187#define CONFIG_SYS_FSL_I2C_SPEED 400000
188#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
189#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#undef CONFIG_SYS_I2C_NOPROBES
Dan Malek6acf0482007-01-05 09:15:34 +0100191
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200192/* I2C RTC */
193#define CONFIG_RTC_DS1337 /* This is really a DS1339 RTC */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200195
Wolfgang Denk75839132007-07-06 02:50:19 +0200196/* I2C EEPROM. AT24C32, we keep our environment in here.
Dan Malek6acf0482007-01-05 09:15:34 +0100197*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#define CONFIG_SYS_I2C_EEPROM_ADDR 0x51 /* 1010001x */
199#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
200#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
201#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
Dan Malek6acf0482007-01-05 09:15:34 +0100202
203/*
204 * Standard 8555 PCI mapping.
205 * Addresses are mapped 1-1.
206 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
208#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
209#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
210#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
211#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
212#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
Dan Malek6acf0482007-01-05 09:15:34 +0100213
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
215#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
216#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
217#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
218#define CONFIG_SYS_PCI2_IO_PHYS 0xe3000000
219#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
Dan Malek6acf0482007-01-05 09:15:34 +0100220
Wolfgang Denka1be4762008-05-20 16:00:29 +0200221#if defined(CONFIG_PCI) /* PCI Ethernet card */
Grzegorz Bernacki06553ce2007-09-11 15:42:11 +0200222#define CONFIG_MPC85XX_PCI2 1
Wolfgang Denk75839132007-07-06 02:50:19 +0200223#define CONFIG_PCI_PNP /* do pci plug-and-play */
Dan Malek6acf0482007-01-05 09:15:34 +0100224
Wolfgang Denk75839132007-07-06 02:50:19 +0200225#define CONFIG_EEPRO100
226#define CONFIG_TULIP
Dan Malek6acf0482007-01-05 09:15:34 +0100227
228#if !defined(CONFIG_PCI_PNP)
Wolfgang Denk75839132007-07-06 02:50:19 +0200229 #define PCI_ENET0_IOADDR 0xe0000000
230 #define PCI_ENET0_MEMADDR 0xe0000000
231 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
Dan Malek6acf0482007-01-05 09:15:34 +0100232#endif
233
Wolfgang Denk75839132007-07-06 02:50:19 +0200234#define CONFIG_PCI_SCAN_SHOW
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Dan Malek6acf0482007-01-05 09:15:34 +0100236
237#endif /* CONFIG_PCI */
238
239#if defined(CONFIG_TSEC_ENET)
240
Dan Malek6acf0482007-01-05 09:15:34 +0100241#define CONFIG_MII 1 /* MII PHY management */
242
Kim Phillips177e58f2007-05-16 16:52:19 -0500243#define CONFIG_TSEC1 1
244#define CONFIG_TSEC1_NAME "TSEC0"
245#define CONFIG_TSEC2 1
246#define CONFIG_TSEC2_NAME "TSEC1"
Dan Malek6acf0482007-01-05 09:15:34 +0100247
248#define TSEC1_PHY_ADDR 2
249#define TSEC2_PHY_ADDR 4
250#define TSEC1_PHYIDX 0
251#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500252#define TSEC1_FLAGS TSEC_GIGABIT
253#define TSEC2_FLAGS TSEC_GIGABIT
Dan Malek6acf0482007-01-05 09:15:34 +0100254#define CONFIG_ETHPRIME "TSEC0"
255
256#elif defined(CONFIG_ETHER_ON_FCC) /* CPM FCC Ethernet */
257
Wolfgang Denk75839132007-07-06 02:50:19 +0200258#define CONFIG_ETHER_ON_FCC2 /* define if ether on FCC */
259#undef CONFIG_ETHER_NONE /* define if ether on something else */
260#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
Dan Malek6acf0482007-01-05 09:15:34 +0100261
262#if (CONFIG_ETHER_INDEX == 2)
263 /*
264 * - Rx-CLK is CLK13
265 * - Tx-CLK is CLK14
266 * - Select bus for bd/buffers
267 * - Full duplex
268 */
Mike Frysinger109de972011-10-17 05:38:58 +0000269 #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
270 #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271 #define CONFIG_SYS_CPMFCR_RAMTYPE 0
Dan Malek6acf0482007-01-05 09:15:34 +0100272#if 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273 #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
Dan Malek6acf0482007-01-05 09:15:34 +0100274#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275 #define CONFIG_SYS_FCC_PSMR 0
Dan Malek6acf0482007-01-05 09:15:34 +0100276#endif
277 #define FETH2_RST 0x01
278#elif (CONFIG_ETHER_INDEX == 3)
279 /* need more definitions here for FE3 */
280 #define FETH3_RST 0x80
Wolfgang Denk75839132007-07-06 02:50:19 +0200281#endif /* CONFIG_ETHER_INDEX */
Dan Malek6acf0482007-01-05 09:15:34 +0100282
283/* MDIO is done through the TSEC0 control.
284*/
285#define CONFIG_MII /* MII PHY management */
286#undef CONFIG_BITBANGMII /* bit-bang MII PHY management */
287
288#endif
289
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200290/* Environment - default config is in flash, see below */
291#if 0 /* in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200292# define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200293# define CONFIG_ENV_OFFSET 0
294# define CONFIG_ENV_SIZE 2048
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200295#else /* in flash */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200296# define CONFIG_ENV_IS_IN_FLASH 1
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200297# ifdef CONFIG_STXSSA_4M
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200298# define CONFIG_ENV_SECT_SIZE 0x20000
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200299# else /* default configuration - 64 MiB flash */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200300# define CONFIG_ENV_SECT_SIZE 0x40000
Wolfgang Denk5b9a5d82007-05-31 17:20:09 +0200301# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302# define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200303# define CONFIG_ENV_SIZE 0x4000
304# define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
305# define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Dan Malek6acf0482007-01-05 09:15:34 +0100306#endif
307
Dan Malek6acf0482007-01-05 09:15:34 +0100308#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Dan Malek6acf0482007-01-05 09:15:34 +0100310
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200311#define CONFIG_TIMESTAMP /* Print image info with ts */
312
Jon Loeligere63319f2007-06-13 13:22:08 -0500313
314/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500315 * BOOTP options
316 */
317#define CONFIG_BOOTP_BOOTFILESIZE
318#define CONFIG_BOOTP_BOOTPATH
319#define CONFIG_BOOTP_GATEWAY
320#define CONFIG_BOOTP_HOSTNAME
321
322
323/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500324 * Command line configuration.
325 */
326#include <config_cmd_default.h>
327
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200328#define CONFIG_CMD_DATE
329#define CONFIG_CMD_DHCP
330#define CONFIG_CMD_EEPROM
Jon Loeligere63319f2007-06-13 13:22:08 -0500331#define CONFIG_CMD_I2C
Wolfgang Denk9c8baad2007-10-12 15:49:39 +0200332#define CONFIG_CMD_NFS
333#define CONFIG_CMD_PING
334#define CONFIG_CMD_SNTP
Becky Bruceee888da2010-06-17 11:37:25 -0500335#define CONFIG_CMD_REGINFO
Jon Loeligere63319f2007-06-13 13:22:08 -0500336
337#if defined(CONFIG_PCI)
338 #define CONFIG_CMD_PCI
339#endif
340
341#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
342 #define CONFIG_CMD_MII
343#endif
344
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500346 #undef CONFIG_CMD_SAVEENV
Jon Loeligere63319f2007-06-13 13:22:08 -0500347 #undef CONFIG_CMD_LOADS
Dan Malek6acf0482007-01-05 09:15:34 +0100348#else
Jon Loeligere63319f2007-06-13 13:22:08 -0500349 #define CONFIG_CMD_ELF
Dan Malek6acf0482007-01-05 09:15:34 +0100350#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500351
Dan Malek6acf0482007-01-05 09:15:34 +0100352
353#undef CONFIG_WATCHDOG /* watchdog disabled */
354
355/*
356 * Miscellaneous configurable options
357 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_LONGHELP /* undef to save memory */
359#define CONFIG_SYS_PROMPT "SSA=> " /* Monitor Command Prompt */
Jon Loeliger595f2622007-07-04 22:31:07 -0500360#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Dan Malek6acf0482007-01-05 09:15:34 +0100362#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Dan Malek6acf0482007-01-05 09:15:34 +0100364#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200365#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
366#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
367#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
368#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
369#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
Dan Malek6acf0482007-01-05 09:15:34 +0100370
371/*
372 * For booting Linux, the board info and command line data
373 * have to be in the first 8 MB of memory, since this is
374 * the maximum mapped by the Linux kernel during initialization.
375 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Dan Malek6acf0482007-01-05 09:15:34 +0100377
Jon Loeliger595f2622007-07-04 22:31:07 -0500378#if defined(CONFIG_CMD_KGDB)
Dan Malek6acf0482007-01-05 09:15:34 +0100379#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
380#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
381#endif
382
383/*Note: change below for your network setting!!! */
384#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming458c3892007-08-16 16:35:02 -0500385#define CONFIG_HAS_ETH0
Dan Malek6acf0482007-01-05 09:15:34 +0100386#define CONFIG_ETHADDR 00:e0:0c:07:9b:8a
387#define CONFIG_HAS_ETH1
388#define CONFIG_ETH1ADDR 00:e0:0c:07:9b:8b
389#define CONFIG_HAS_ETH2
390#define CONFIG_ETH2ADDR 00:e0:0c:07:9b:8c
391#endif
392
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200393/*
394 * Environment in EEPROM is compatible with different flash sector sizes,
395 * but only little space is available, so we use a very simple setup.
396 * With environment in flash, we use a more powerful default configuration.
397 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200398#ifdef CONFIG_ENV_IS_IN_EEPROM /* use restricted "standard" environment */
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200399
Wolfgang Denk75839132007-07-06 02:50:19 +0200400#define CONFIG_BAUDRATE 38400
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200401
402#define CONFIG_BOOTDELAY 3 /* -1 disable autoboot */
403#define CONFIG_BOOTCOMMAND "bootm 0xffc00000 0xffd00000"
404#define CONFIG_BOOTARGS "root=/dev/nfs rw ip=any console=ttyS1,$baudrate"
Wolfgang Denka1be4762008-05-20 16:00:29 +0200405#define CONFIG_SERVERIP 192.168.85.1
Wolfgang Denk75839132007-07-06 02:50:19 +0200406#define CONFIG_IPADDR 192.168.85.60
Dan Malek6acf0482007-01-05 09:15:34 +0100407#define CONFIG_GATEWAYIP 192.168.85.1
408#define CONFIG_NETMASK 255.255.255.0
Wolfgang Denka1be4762008-05-20 16:00:29 +0200409#define CONFIG_HOSTNAME STX_SSA
Joe Hershberger257ff782011-10-13 13:03:47 +0000410#define CONFIG_ROOTPATH "/gppproot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000411#define CONFIG_BOOTFILE "uImage"
Dan Malek6acf0482007-01-05 09:15:34 +0100412#define CONFIG_LOADADDR 0x1000000
413
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200414#else /* ENV IS IN FLASH -- use a full-blown envionment */
415
Wolfgang Denk75839132007-07-06 02:50:19 +0200416#define CONFIG_BAUDRATE 115200
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200417
418#define CONFIG_BOOTDELAY 5 /* -1 disable autoboot */
419
420#define CONFIG_PREBOOT "echo;" \
421 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
422 "echo"
423
424#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
425
426#define CONFIG_EXTRA_ENV_SETTINGS \
427 "hostname=gp3ssa\0" \
428 "bootfile=/tftpboot/gp3ssa/uImage\0" \
429 "loadaddr=400000\0" \
430 "netdev=eth0\0" \
431 "consdev=ttyS1\0" \
432 "nfsargs=setenv bootargs root=/dev/nfs rw " \
433 "nfsroot=$serverip:$rootpath\0" \
434 "ramargs=setenv bootargs root=/dev/ram rw\0" \
435 "addip=setenv bootargs $bootargs " \
436 "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
437 ":$hostname:$netdev:off panic=1\0" \
438 "addcons=setenv bootargs $bootargs " \
439 "console=$consdev,$baudrate\0" \
440 "flash_nfs=run nfsargs addip addcons;" \
441 "bootm $kernel_addr\0" \
442 "flash_self=run ramargs addip addcons;" \
443 "bootm $kernel_addr $ramdisk_addr\0" \
444 "net_nfs=tftp $loadaddr $bootfile;" \
445 "run nfsargs addip addcons;bootm\0" \
446 "rootpath=/opt/eldk/ppc_85xx\0" \
447 "kernel_addr=FC000000\0" \
448 "ramdisk_addr=FC200000\0" \
449 ""
450#define CONFIG_BOOTCOMMAND "run flash_self"
451
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200452#endif /* CONFIG_ENV_IS_IN_EEPROM */
Wolfgang Denk3dc499b2007-05-03 16:34:41 +0200453
Dan Malek6acf0482007-01-05 09:15:34 +0100454#endif /* __CONFIG_H */