blob: 6d823534166ace2b97eb3381b50ac454b8895260 [file] [log] [blame]
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +00001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +00005 */
6
7#include <common.h>
8#include <asm/mmu.h>
9
10struct fsl_e_tlb_entry tlb_table[] = {
11 /* TLB 0 - for temp stack in cache */
12 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
13 MAS3_SX|MAS3_SW|MAS3_SR, 0,
14 0, 0, BOOKE_PAGESZ_4K, 0),
15 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
16 CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
17 MAS3_SX|MAS3_SW|MAS3_SR, 0,
18 0, 0, BOOKE_PAGESZ_4K, 0),
19 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
20 CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
21 MAS3_SX|MAS3_SW|MAS3_SR, 0,
22 0, 0, BOOKE_PAGESZ_4K, 0),
23 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
24 CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
25 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
28 /* TLB 1 */
29 /* *I*** - Covers boot page */
Prabhakar Kushwahad6a7aba2013-05-07 11:19:55 +053030 SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
31 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
32 0, 0, BOOKE_PAGESZ_4K, 1),
33#ifdef CONFIG_SPL_NAND_MINIMAL
34 SET_TLB_ENTRY(1, 0xffffe000, 0xffffe000,
35 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
36 0, 10, BOOKE_PAGESZ_4K, 1),
37#endif
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000038
39 /* *I*G* - CCSRBAR (PA) */
40 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
41 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
42 0, 1, BOOKE_PAGESZ_1M, 1),
43
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053044#ifndef CONFIG_SPL_BUILD
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000045 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
46 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
47 0, 3, BOOKE_PAGESZ_64M, 1),
48
49 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x4000000,
50 CONFIG_SYS_FLASH_BASE_PHYS + 0x4000000,
51 MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
52 0, 4, BOOKE_PAGESZ_64M, 1),
53
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000054#ifdef CONFIG_PCI
55 /* *I*G* - PCI */
56 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
57 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
58 0, 6, BOOKE_PAGESZ_256M, 1),
59
60 /* *I*G* - PCI I/O */
61 SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
62 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
63 0, 7, BOOKE_PAGESZ_64K, 1),
64#endif
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053065#endif
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000066
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053067#if defined(CONFIG_SYS_RAMBOOT) || defined(CONFIG_SPL)
68 SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
69 MAS3_SX|MAS3_SW|MAS3_SR, 0,
70 0, 8, BOOKE_PAGESZ_1G, 1),
71#endif
72
73#ifdef CONFIG_SYS_FPGA_BASE
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000074 /* *I*G - Board FPGA */
75 SET_TLB_ENTRY(1, CONFIG_SYS_FPGA_BASE, CONFIG_SYS_FPGA_BASE_PHYS,
76 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
77 0, 9, BOOKE_PAGESZ_256K, 1),
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053078#endif
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000079
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053080#ifdef CONFIG_SYS_NAND_BASE_PHYS
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000081 SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
82 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
83 0, 5, BOOKE_PAGESZ_1M, 1),
Prabhakar Kushwaha0fcb6de2013-04-16 13:28:40 +053084#endif
Prabhakar Kushwaha422e2ab2013-01-14 18:26:57 +000085};
86
87int num_tlb_entries = ARRAY_SIZE(tlb_table);