blob: 24a1715b495fd6caa66176904e9314da73a50820 [file] [log] [blame]
Jon Loeliger0553fc02007-04-11 16:51:02 -05001/*
Kumar Galad0f27d32010-07-08 22:37:44 -05002 * Copyright 2007,2009-2010 Freescale Semiconductor, Inc.
Jon Loeliger0553fc02007-04-11 16:51:02 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#include <common.h>
24#include <command.h>
Ed Swarthout52b98522007-07-27 01:50:51 -050025#include <pci.h>
Jon Loeliger0553fc02007-04-11 16:51:02 -050026#include <asm/processor.h>
Kumar Gala573ad302008-08-26 08:02:30 -050027#include <asm/mmu.h>
Jon Loeliger0553fc02007-04-11 16:51:02 -050028#include <asm/immap_85xx.h>
Kumar Gala9bbd6432009-04-02 13:22:48 -050029#include <asm/fsl_pci.h>
Kumar Gala573ad302008-08-26 08:02:30 -050030#include <asm/fsl_ddr_sdram.h>
Kumar Gala3d020382010-12-15 04:55:20 -060031#include <asm/fsl_serdes.h>
Kumar Galae1e870a2007-08-30 16:18:18 -050032#include <asm/io.h>
Jon Loeliger0553fc02007-04-11 16:51:02 -050033#include <miiphy.h>
Kumar Gala67b349b2007-11-26 17:12:24 -060034#include <libfdt.h>
35#include <fdt_support.h>
Andy Fleming422effd2011-04-08 02:10:54 -050036#include <fsl_mdio.h>
Andy Flemingafcf7762008-08-31 16:33:29 -050037#include <tsec.h>
Ben Warren65b86232008-08-31 21:41:08 -070038#include <netdev.h>
Jon Loeliger0553fc02007-04-11 16:51:02 -050039
Andy Flemingafcf7762008-08-31 16:33:29 -050040#include "../common/sgmii_riser.h"
Jon Loeliger0553fc02007-04-11 16:51:02 -050041
Jon Loeliger0553fc02007-04-11 16:51:02 -050042int checkboard (void)
43{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Becky Bruce0d4cee12010-06-17 11:37:20 -050045 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Kumar Galae21db032009-07-14 22:42:01 -050047 u8 vboot;
48 u8 *pixis_base = (u8 *)PIXIS_BASE;
Jon Loeliger0553fc02007-04-11 16:51:02 -050049
Wolfgang Denk58c495b2007-05-05 18:23:11 +020050 if ((uint)&gur->porpllsr != 0xe00e0000) {
Wolfgang Denk12cec0a2008-07-11 01:16:00 +020051 printf("immap size error %lx\n",(ulong)&gur->porpllsr);
Jon Loeliger0553fc02007-04-11 16:51:02 -050052 }
Kumar Galae21db032009-07-14 22:42:01 -050053 printf ("Board: MPC8544DS, Sys ID: 0x%02x, "
54 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
55 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
56 in_8(pixis_base + PIXIS_PVER));
57
58 vboot = in_8(pixis_base + PIXIS_VBOOT);
59 if (vboot & PIXIS_VBOOT_FMAP)
60 printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
61 else
62 puts ("Promjet\n");
Jon Loeliger0553fc02007-04-11 16:51:02 -050063
Ed Swarthout52b98522007-07-27 01:50:51 -050064 lbc->ltesr = 0xffffffff; /* Clear LBC error interrupts */
65 lbc->lteir = 0xffffffff; /* Enable LBC error interrupts */
66 ecm->eedr = 0xffffffff; /* Clear ecm errors */
67 ecm->eeer = 0xffffffff; /* Enable ecm errors */
68
Jon Loeliger0553fc02007-04-11 16:51:02 -050069 return 0;
70}
71
Ed Swarthout52b98522007-07-27 01:50:51 -050072#ifdef CONFIG_PCI1
73static struct pci_controller pci1_hose;
74#endif
75
Ed Swarthout52b98522007-07-27 01:50:51 -050076#ifdef CONFIG_PCIE3
77static struct pci_controller pcie3_hose;
78#endif
79
Kumar Gala949ea662009-11-04 10:22:26 -060080void pci_init_board(void)
Ed Swarthout52b98522007-07-27 01:50:51 -050081{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Galacc46bc72010-12-17 06:01:24 -060083 struct fsl_pci_info pci_info;
Kumar Gala949ea662009-11-04 10:22:26 -060084 u32 devdisr, pordevsr, io_sel;
85 u32 porpllsr, pci_agent, pci_speed, pci_32, pci_arb, pci_clk_sel;
86 int first_free_busno = 0;
Kumar Gala949ea662009-11-04 10:22:26 -060087
88 int pcie_ep, pcie_configured;
Ed Swarthout52b98522007-07-27 01:50:51 -050089
Kumar Gala949ea662009-11-04 10:22:26 -060090 devdisr = in_be32(&gur->devdisr);
91 pordevsr = in_be32(&gur->pordevsr);
92 porpllsr = in_be32(&gur->porpllsr);
93 io_sel = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
94
95 debug (" pci_init_board: devdisr=%x, io_sel=%x\n", devdisr, io_sel);
Ed Swarthout52b98522007-07-27 01:50:51 -050096
Kumar Gala949ea662009-11-04 10:22:26 -060097 puts("\n");
Ed Swarthout52b98522007-07-27 01:50:51 -050098
99#ifdef CONFIG_PCIE3
Kumar Gala3d020382010-12-15 04:55:20 -0600100 pcie_configured = is_serdes_configured(PCIE3);
Ed Swarthout52b98522007-07-27 01:50:51 -0500101
Kumar Gala949ea662009-11-04 10:22:26 -0600102 if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
Kumar Galacc46bc72010-12-17 06:01:24 -0600103 /* contains both PCIE3 MEM & IO space */
104 set_next_law(CONFIG_SYS_PCIE3_MEM_PHYS, LAW_SIZE_4M,
105 LAW_TRGT_IF_PCIE_3);
106 SET_STD_PCIE_INFO(pci_info, 3);
107 pcie_ep = fsl_setup_hose(&pcie3_hose, pci_info.regs);
108
Ed Swarthout52b98522007-07-27 01:50:51 -0500109 /* outbound memory */
Kumar Gala949ea662009-11-04 10:22:26 -0600110 pci_set_region(&pcie3_hose.regions[0],
Kumar Gala3fe80872008-12-02 16:08:36 -0600111 CONFIG_SYS_PCIE3_MEM_BUS2,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112 CONFIG_SYS_PCIE3_MEM_PHYS2,
113 CONFIG_SYS_PCIE3_MEM_SIZE2,
Ed Swarthout52b98522007-07-27 01:50:51 -0500114 PCI_REGION_MEM);
Ed Swarthout52b98522007-07-27 01:50:51 -0500115
Kumar Gala949ea662009-11-04 10:22:26 -0600116 pcie3_hose.region_count = 1;
Kumar Galacc46bc72010-12-17 06:01:24 -0600117
Peter Tyser2b91f712010-10-29 17:59:24 -0500118 printf("PCIE3: connected to ULI as %s (base addr %lx)\n",
119 pcie_ep ? "Endpoint" : "Root Complex",
Kumar Galacc46bc72010-12-17 06:01:24 -0600120 pci_info.regs);
121 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Gala949ea662009-11-04 10:22:26 -0600122 &pcie3_hose, first_free_busno);
Ed Swarthout52b98522007-07-27 01:50:51 -0500123
Kumar Galae1e870a2007-08-30 16:18:18 -0500124 /*
125 * Activate ULI1575 legacy chip by performing a fake
126 * memory access. Needed to make ULI RTC work.
127 */
Kumar Gala3fe80872008-12-02 16:08:36 -0600128 in_be32((u32 *)CONFIG_SYS_PCIE3_MEM_BUS);
Ed Swarthout52b98522007-07-27 01:50:51 -0500129 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500130 printf("PCIE3: disabled\n");
Ed Swarthout52b98522007-07-27 01:50:51 -0500131 }
Kumar Gala949ea662009-11-04 10:22:26 -0600132 puts("\n");
Ed Swarthout52b98522007-07-27 01:50:51 -0500133#else
Kumar Gala949ea662009-11-04 10:22:26 -0600134 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCIE3); /* disable */
Ed Swarthout52b98522007-07-27 01:50:51 -0500135#endif
136
137#ifdef CONFIG_PCIE1
Kumar Galacc46bc72010-12-17 06:01:24 -0600138 SET_STD_PCIE_INFO(pci_info, 1);
139 first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE1, &pci_info);
Ed Swarthout52b98522007-07-27 01:50:51 -0500140#else
Kumar Galacc46bc72010-12-17 06:01:24 -0600141 setbits_be32(&gur->devdisr, _DEVDISR_PCIE1); /* disable */
Ed Swarthout52b98522007-07-27 01:50:51 -0500142#endif
143
144#ifdef CONFIG_PCIE2
Kumar Galacc46bc72010-12-17 06:01:24 -0600145 SET_STD_PCIE_INFO(pci_info, 2);
146 first_free_busno = fsl_pcie_init_ctrl(first_free_busno, devdisr, PCIE2, &pci_info);
Ed Swarthout52b98522007-07-27 01:50:51 -0500147#else
Kumar Galacc46bc72010-12-17 06:01:24 -0600148 setbits_be32(&gur->devdisr, _DEVDISR_PCIE2); /* disable */
Ed Swarthout52b98522007-07-27 01:50:51 -0500149#endif
150
Ed Swarthout52b98522007-07-27 01:50:51 -0500151#ifdef CONFIG_PCI1
Kumar Gala949ea662009-11-04 10:22:26 -0600152 pci_speed = 66666000;
153 pci_32 = 1;
154 pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
155 pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
Ed Swarthout52b98522007-07-27 01:50:51 -0500156
157 if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
Kumar Galacc46bc72010-12-17 06:01:24 -0600158 SET_STD_PCI_INFO(pci_info, 1);
159 set_next_law(pci_info.mem_phys,
160 law_size_bits(pci_info.mem_size), pci_info.law);
161 set_next_law(pci_info.io_phys,
162 law_size_bits(pci_info.io_size), pci_info.law);
163
164 pci_agent = fsl_setup_hose(&pci1_hose, pci_info.regs);
Peter Tyser2b91f712010-10-29 17:59:24 -0500165 printf("PCI: %d bit, %s MHz, %s, %s, %s (base address %lx)\n",
Ed Swarthout52b98522007-07-27 01:50:51 -0500166 (pci_32) ? 32 : 64,
167 (pci_speed == 33333000) ? "33" :
168 (pci_speed == 66666000) ? "66" : "unknown",
169 pci_clk_sel ? "sync" : "async",
170 pci_agent ? "agent" : "host",
171 pci_arb ? "arbiter" : "external-arbiter",
Kumar Galacc46bc72010-12-17 06:01:24 -0600172 pci_info.regs);
Ed Swarthout52b98522007-07-27 01:50:51 -0500173
Kumar Galacc46bc72010-12-17 06:01:24 -0600174 first_free_busno = fsl_pci_init_port(&pci_info,
Kumar Gala949ea662009-11-04 10:22:26 -0600175 &pci1_hose, first_free_busno);
Ed Swarthout52b98522007-07-27 01:50:51 -0500176 } else {
Peter Tyser2b91f712010-10-29 17:59:24 -0500177 printf("PCI: disabled\n");
Ed Swarthout52b98522007-07-27 01:50:51 -0500178 }
Kumar Gala949ea662009-11-04 10:22:26 -0600179
180 puts("\n");
Ed Swarthout52b98522007-07-27 01:50:51 -0500181#else
Kumar Gala949ea662009-11-04 10:22:26 -0600182 setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
Jon Loeliger0553fc02007-04-11 16:51:02 -0500183#endif
Ed Swarthout52b98522007-07-27 01:50:51 -0500184}
185
Jon Loeliger0553fc02007-04-11 16:51:02 -0500186int last_stage_init(void)
187{
188 return 0;
189}
190
191
192unsigned long
193get_board_sys_clk(ulong dummy)
194{
195 u8 i, go_bit, rd_clks;
196 ulong val = 0;
Kumar Gala146c4b22009-07-22 10:12:39 -0500197 u8 *pixis_base = (u8 *)PIXIS_BASE;
Jon Loeliger0553fc02007-04-11 16:51:02 -0500198
Kumar Gala146c4b22009-07-22 10:12:39 -0500199 go_bit = in_8(pixis_base + PIXIS_VCTL);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500200 go_bit &= 0x01;
201
Kumar Gala146c4b22009-07-22 10:12:39 -0500202 rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500203 rd_clks &= 0x1C;
204
205 /*
206 * Only if both go bit and the SCLK bit in VCFGEN0 are set
207 * should we be using the AUX register. Remember, we also set the
208 * GO bit to boot from the alternate bank on the on-board flash
209 */
210
211 if (go_bit) {
212 if (rd_clks == 0x1c)
Kumar Gala146c4b22009-07-22 10:12:39 -0500213 i = in_8(pixis_base + PIXIS_AUX);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500214 else
Kumar Gala146c4b22009-07-22 10:12:39 -0500215 i = in_8(pixis_base + PIXIS_SPD);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500216 } else {
Kumar Gala146c4b22009-07-22 10:12:39 -0500217 i = in_8(pixis_base + PIXIS_SPD);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500218 }
219
220 i &= 0x07;
221
222 switch (i) {
223 case 0:
224 val = 33333333;
225 break;
226 case 1:
227 val = 40000000;
228 break;
229 case 2:
230 val = 50000000;
231 break;
232 case 3:
233 val = 66666666;
234 break;
235 case 4:
236 val = 83000000;
237 break;
238 case 5:
239 val = 100000000;
240 break;
241 case 6:
242 val = 133333333;
243 break;
244 case 7:
245 val = 166666666;
246 break;
247 }
248
249 return val;
250}
251
Andy Fleming422effd2011-04-08 02:10:54 -0500252
253#define MIIM_CIS8204_SLED_CON 0x1b
254#define MIIM_CIS8204_SLEDCON_INIT 0x1115
255/*
256 * Hack to write all 4 PHYs with the LED values
257 */
258int board_phy_config(struct phy_device *phydev)
259{
260 static int do_once;
261 uint phyid;
262 struct mii_dev *bus = phydev->bus;
263
Troy Kisky85846412012-02-07 14:08:49 +0000264 if (phydev->drv->config)
265 phydev->drv->config(phydev);
Andy Fleming422effd2011-04-08 02:10:54 -0500266 if (do_once)
267 return 0;
268
269 for (phyid = 0; phyid < 4; phyid++)
270 bus->write(bus, phyid, MDIO_DEVAD_NONE, MIIM_CIS8204_SLED_CON,
271 MIIM_CIS8204_SLEDCON_INIT);
272
273 do_once = 1;
274
275 return 0;
276}
277
278
Andy Flemingafcf7762008-08-31 16:33:29 -0500279int board_eth_init(bd_t *bis)
280{
Ben Warren65b86232008-08-31 21:41:08 -0700281#ifdef CONFIG_TSEC_ENET
Andy Fleming422effd2011-04-08 02:10:54 -0500282 struct fsl_pq_mdio_info mdio_info;
Andy Flemingafcf7762008-08-31 16:33:29 -0500283 struct tsec_info_struct tsec_info[2];
Andy Flemingafcf7762008-08-31 16:33:29 -0500284 int num = 0;
285
286#ifdef CONFIG_TSEC1
287 SET_STD_TSEC_INFO(tsec_info[num], 1);
Kumar Galae6dc4842010-12-16 14:28:06 -0600288 if (is_serdes_configured(SGMII_TSEC1)) {
289 puts("eTSEC1 is in sgmii mode.\n");
Andy Flemingafcf7762008-08-31 16:33:29 -0500290 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600291 }
Andy Flemingafcf7762008-08-31 16:33:29 -0500292 num++;
293#endif
294#ifdef CONFIG_TSEC3
295 SET_STD_TSEC_INFO(tsec_info[num], 3);
Kumar Galae6dc4842010-12-16 14:28:06 -0600296 if (is_serdes_configured(SGMII_TSEC3)) {
297 puts("eTSEC3 is in sgmii mode.\n");
Andy Flemingafcf7762008-08-31 16:33:29 -0500298 tsec_info[num].flags |= TSEC_SGMII;
Kumar Galae6dc4842010-12-16 14:28:06 -0600299 }
Andy Flemingafcf7762008-08-31 16:33:29 -0500300 num++;
301#endif
302
303 if (!num) {
304 printf("No TSECs initialized\n");
305
306 return 0;
307 }
308
Kumar Galae6dc4842010-12-16 14:28:06 -0600309 if (is_serdes_configured(SGMII_TSEC1) ||
310 is_serdes_configured(SGMII_TSEC3)) {
Andy Flemingafcf7762008-08-31 16:33:29 -0500311 fsl_sgmii_riser_init(tsec_info, num);
Kumar Galae6dc4842010-12-16 14:28:06 -0600312 }
Andy Flemingafcf7762008-08-31 16:33:29 -0500313
Andy Fleming422effd2011-04-08 02:10:54 -0500314 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
315 mdio_info.name = DEFAULT_MII_NAME;
316 fsl_pq_mdio_init(bis, &mdio_info);
Andy Flemingafcf7762008-08-31 16:33:29 -0500317
318 tsec_eth_init(bis, tsec_info, num);
Andy Flemingafcf7762008-08-31 16:33:29 -0500319#endif
Ben Warren65b86232008-08-31 21:41:08 -0700320 return pci_eth_init(bis);
321}
Andy Flemingafcf7762008-08-31 16:33:29 -0500322
Kumar Gala67b349b2007-11-26 17:12:24 -0600323#if defined(CONFIG_OF_BOARD_SETUP)
Kumar Galac10a0c42008-10-21 08:28:33 -0500324void ft_board_setup(void *blob, bd_t *bd)
Jon Loeliger0553fc02007-04-11 16:51:02 -0500325{
Wolfgang Denk58c495b2007-05-05 18:23:11 +0200326 ft_cpu_setup(blob, bd);
Jon Loeliger0553fc02007-04-11 16:51:02 -0500327
Kumar Galad0f27d32010-07-08 22:37:44 -0500328 FT_FSL_PCI_SETUP;
Kumar Galac10a0c42008-10-21 08:28:33 -0500329
Andy Flemingacaccae2008-12-05 20:10:22 -0600330#ifdef CONFIG_FSL_SGMII_RISER
331 fsl_sgmii_riser_fdt_fixup(blob);
332#endif
Jon Loeliger0553fc02007-04-11 16:51:02 -0500333}
334#endif