blob: f665a3ec41e1371495111cb20c57139343902787 [file] [log] [blame]
stroesea17344b2004-12-16 18:24:54 +00001/*
2 * (C) Copyright 2001-2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25#include <asm/processor.h>
Matthias Fuchsfaac7432009-02-20 10:19:18 +010026#include <asm/io.h>
stroesea17344b2004-12-16 18:24:54 +000027#include <command.h>
28#include <malloc.h>
Matthias Fuchs15fd4fb2009-10-27 19:58:09 +010029#include <sja1000.h>
stroesea17344b2004-12-16 18:24:54 +000030
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
stroesea17344b2004-12-16 18:24:54 +000032
33extern void lxt971_no_sleep(void);
34
Matthias Fuchs15fd4fb2009-10-27 19:58:09 +010035/*
36 * generate a short spike on the CAN tx line
37 * to bring the couplers in sync
38 */
39void init_coupler(u32 addr)
40{
41 struct sja1000_basic_s *ctrl = (struct sja1000_basic_s *)addr;
42
43 /* reset */
44 out_8(&ctrl->cr, CR_RR);
45
46 /* dominant */
47 out_8(&ctrl->btr0, 0x00); /* btr setup is required */
48 out_8(&ctrl->btr1, 0x14); /* we use 1Mbit/s */
49 out_8(&ctrl->oc, OC_TP1 | OC_TN1 | OC_POL1 |
50 OC_TP0 | OC_TN0 | OC_POL0 | OC_MODE1);
51 out_8(&ctrl->cr, 0x00);
52
53 /* delay */
54 in_8(&ctrl->cr);
55 in_8(&ctrl->cr);
56 in_8(&ctrl->cr);
57 in_8(&ctrl->cr);
58
59 /* reset */
60 out_8(&ctrl->cr, CR_RR);
61}
62
stroesea17344b2004-12-16 18:24:54 +000063int board_early_init_f (void)
64{
65 /*
66 * IRQ 0-15 405GP internally generated; active high; level sensitive
67 * IRQ 16 405GP internally generated; active low; level sensitive
68 * IRQ 17-24 RESERVED
69 * IRQ 25 (EXT IRQ 0) CAN0; active low; level sensitive
70 * IRQ 26 (EXT IRQ 1) SER0 ; active low; level sensitive
71 * IRQ 27 (EXT IRQ 2) SER1; active low; level sensitive
72 * IRQ 28 (EXT IRQ 3) FPGA 0; active low; level sensitive
73 * IRQ 29 (EXT IRQ 4) FPGA 1; active low; level sensitive
74 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive
75 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive
76 */
Stefan Roese707fd362009-09-24 09:55:50 +020077 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
78 mtdcr(UIC0ER, 0x00000000); /* disable all ints */
79 mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/
80 mtdcr(UIC0PR, 0xFFFFFF80); /* set int polarities */
81 mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */
82 mtdcr(UIC0VCR, 0x00000001); /* set vect base=0,INT0 highest priority*/
83 mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */
stroesea17344b2004-12-16 18:24:54 +000084
85 /*
86 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us
87 */
Stefan Roese918010a2009-09-09 16:25:29 +020088 mtebc (EBC0_CFG, 0xa8400000); /* ebc always driven */
stroesea17344b2004-12-16 18:24:54 +000089
90 /*
91 * Reset CPLD via GPIO12 (CS3) pin
92 */
Matthias Fuchsfaac7432009-02-20 10:19:18 +010093 out_be32((void *)GPIO0_OR,
94 in_be32((void *)GPIO0_OR) & ~(0x80000000 >> 12));
stroesea17344b2004-12-16 18:24:54 +000095 udelay(1000); /* wait 1ms */
Matthias Fuchsfaac7432009-02-20 10:19:18 +010096 out_be32((void *)GPIO0_OR,
97 in_be32((void *)GPIO0_OR) | (0x80000000 >> 12));
stroesea17344b2004-12-16 18:24:54 +000098 udelay(1000); /* wait 1ms */
99
100 return 0;
101}
102
stroesea17344b2004-12-16 18:24:54 +0000103int misc_init_r (void)
104{
stroesea17344b2004-12-16 18:24:54 +0000105 /* adjust flash start and offset */
106 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
107 gd->bd->bi_flashoffset = 0;
108
Matthias Fuchs15fd4fb2009-10-27 19:58:09 +0100109 /*
110 * Init magnetic coupler
111 */
112 if (!getenv("noinitcoupler"))
113 init_coupler(CAN_BA);
114
stroesea17344b2004-12-16 18:24:54 +0000115 return (0);
116}
117
stroesea17344b2004-12-16 18:24:54 +0000118/*
119 * Check Board Identity:
120 */
stroesea17344b2004-12-16 18:24:54 +0000121int checkboard (void)
122{
Stefan Roese1586ded2006-01-18 20:06:44 +0100123 char str[64];
Wolfgang Denk76af2782010-07-24 21:55:43 +0200124 int i = getenv_f("serial#", str, sizeof(str));
stroesea17344b2004-12-16 18:24:54 +0000125 int flashcnt;
126 int delay;
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100127 u8 *led_reg = (u8 *)(CAN_BA + 0x1000);
stroesea17344b2004-12-16 18:24:54 +0000128
129 puts ("Board: ");
130
131 if (i == -1) {
132 puts ("### No HW ID - assuming VOM405");
133 } else {
134 puts(str);
135 }
136
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100137 printf(" (PLD-Version=%02d)\n", in_8(led_reg));
stroesea17344b2004-12-16 18:24:54 +0000138
139 /*
140 * Flash LEDs
141 */
142 for (flashcnt = 0; flashcnt < 3; flashcnt++) {
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100143 out_8(led_reg, 0x40); /* LED_B..D off */
stroesea17344b2004-12-16 18:24:54 +0000144 for (delay = 0; delay < 100; delay++)
145 udelay(1000);
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100146 out_8(led_reg, 0x47); /* LED_B..D on */
stroesea17344b2004-12-16 18:24:54 +0000147 for (delay = 0; delay < 50; delay++)
148 udelay(1000);
149 }
Matthias Fuchsfaac7432009-02-20 10:19:18 +0100150 out_8(led_reg, 0x40);
stroesea17344b2004-12-16 18:24:54 +0000151
stroesea17344b2004-12-16 18:24:54 +0000152 return 0;
153}
154
Stefan Roesef2303272005-11-15 10:35:59 +0100155void reset_phy(void)
stroesea17344b2004-12-16 18:24:54 +0000156{
Stefan Roesef2303272005-11-15 10:35:59 +0100157#ifdef CONFIG_LXT971_NO_SLEEP
stroesea17344b2004-12-16 18:24:54 +0000158
Stefan Roesef2303272005-11-15 10:35:59 +0100159 /*
160 * Disable sleep mode in LXT971
161 */
162 lxt971_no_sleep();
163#endif
stroesea17344b2004-12-16 18:24:54 +0000164}