blob: 162c1e0ff4a08cf84e26e78310991c8596c4d318 [file] [log] [blame]
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -04001/*
2 * Miscelaneous DaVinci functions.
3 *
Nick Thompson68bfdc82009-11-12 11:03:23 -05004 * Copyright (C) 2009 Nick Thompson, GE Fanuc Ltd, <nick.thompson@gefanuc.com>
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -04005 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
6 * Copyright (C) 2008 Lyrtech <www.lyrtech.com>
7 * Copyright (C) 2004 Texas Instruments.
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 */
26
27#include <common.h>
28#include <i2c.h>
David Brownellc83d2d92009-04-12 22:49:26 -070029#include <net.h>
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040030#include <asm/arch/hardware.h>
Nick Thompson68bfdc82009-11-12 11:03:23 -050031#include <asm/io.h>
Sughosh Ganu80995f92010-11-28 20:21:27 -050032#include <asm/arch/davinci_misc.h>
David Brownell45064002009-05-15 23:47:12 +020033
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040034DECLARE_GLOBAL_DATA_PTR;
35
Heiko Schocher9ba333d2011-07-26 20:12:34 +000036#ifndef CONFIG_SPL_BUILD
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040037int dram_init(void)
38{
Ben Gardiner7618f612010-08-23 09:08:15 -040039 /* dram_init must store complete ramsize in gd->ram_size */
40 gd->ram_size = get_ram_size(
Albert ARIBAUDa9606732011-07-03 05:55:33 +000041 (void *)CONFIG_SYS_SDRAM_BASE,
Ben Gardiner7618f612010-08-23 09:08:15 -040042 CONFIG_MAX_RAM_BANK_SIZE);
43 return 0;
44}
45
46void dram_init_banksize(void)
47{
48 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
49 gd->bd->bi_dram[0].size = gd->ram_size;
50}
Stefano Babic6470f732010-11-30 11:32:10 -050051#endif
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040052
David Brownellc83d2d92009-04-12 22:49:26 -070053#ifdef CONFIG_DRIVER_TI_EMAC
Heiko Schocher9b712512011-11-29 02:33:45 +000054/*
55 * Read ethernet MAC address from EEPROM for DVEVM compatible boards.
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040056 * Returns 1 if found, 0 otherwise.
57 */
58int dvevm_read_mac_address(uint8_t *buf)
59{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#ifdef CONFIG_SYS_I2C_EEPROM_ADDR
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040061 /* Read MAC address. */
Heiko Schocher9b712512011-11-29 02:33:45 +000062 if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0x7F00,
63 CONFIG_SYS_I2C_EEPROM_ADDR_LEN, (uint8_t *) &buf[0], 6))
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040064 goto i2cerr;
65
David Brownellc83d2d92009-04-12 22:49:26 -070066 /* Check that MAC address is valid. */
67 if (!is_valid_ether_addr(buf))
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040068 goto err;
69
70 return 1; /* Found */
71
72i2cerr:
Heiko Schocher9b712512011-11-29 02:33:45 +000073 printf("Read from EEPROM @ 0x%02x failed\n",
74 CONFIG_SYS_I2C_EEPROM_ADDR);
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040075err:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#endif /* CONFIG_SYS_I2C_EEPROM_ADDR */
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040077
78 return 0;
79}
80
Ben Gardiner1fb49e32010-09-23 09:58:43 -040081/*
Stefano Babic6470f732010-11-30 11:32:10 -050082 * Set the mii mode as MII or RMII
83 */
Sandeep Paulraj3179c972010-12-28 14:28:51 -050084#if defined(CONFIG_SOC_DA8XX)
Stefano Babic6470f732010-11-30 11:32:10 -050085void davinci_emac_mii_mode_sel(int mode_sel)
86{
87 int val;
88
89 val = readl(&davinci_syscfg_regs->cfgchip3);
90 if (mode_sel == 0)
91 val &= ~(1 << 8);
92 else
93 val |= (1 << 8);
94 writel(val, &davinci_syscfg_regs->cfgchip3);
95}
96#endif
97/*
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -040098 * If there is no MAC address in the environment, then it will be initialized
David Brownellc83d2d92009-04-12 22:49:26 -070099 * (silently) from the value in the EEPROM.
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -0400100 */
Ben Gardiner1fb49e32010-09-23 09:58:43 -0400101void davinci_sync_env_enetaddr(uint8_t *rom_enetaddr)
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -0400102{
Ben Gardiner1fb49e32010-09-23 09:58:43 -0400103 uint8_t env_enetaddr[6];
Hadli, Manjunath6449ae12012-02-09 19:52:38 +0000104 int ret;
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -0400105
Hadli, Manjunath6449ae12012-02-09 19:52:38 +0000106 ret = eth_getenv_enetaddr_by_index("eth", 0, env_enetaddr);
Holger Hans Peter Freythere7abe822013-02-07 23:41:03 +0000107 if (!ret) {
Heiko Schocher9b712512011-11-29 02:33:45 +0000108 /*
109 * There is no MAC address in the environment, so we
110 * initialize it from the value in the EEPROM.
111 */
Ben Gardiner1fb49e32010-09-23 09:58:43 -0400112 debug("### Setting environment from EEPROM MAC address = "
113 "\"%pM\"\n",
114 env_enetaddr);
Hadli, Manjunath6449ae12012-02-09 19:52:38 +0000115 ret = !eth_setenv_enetaddr("ethaddr", rom_enetaddr);
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -0400116 }
Hadli, Manjunath6449ae12012-02-09 19:52:38 +0000117 if (!ret)
Holger Hans Peter Freythere7abe822013-02-07 23:41:03 +0000118 printf("Failed to set mac address from EEPROM: %d\n", ret);
Hugo Villeneuve4e352ef2008-07-11 15:10:13 -0400119}
Stefano Babic6470f732010-11-30 11:32:10 -0500120#endif /* CONFIG_DRIVER_TI_EMAC */
121
122#if defined(CONFIG_SOC_DA8XX)
123#ifndef CONFIG_USE_IRQ
124void irq_init(void)
125{
126 /*
127 * Mask all IRQs by clearing the global enable and setting
128 * the enable clear for all the 90 interrupts.
129 */
Stefano Babic6470f732010-11-30 11:32:10 -0500130 writel(0, &davinci_aintc_regs->ger);
131
132 writel(0, &davinci_aintc_regs->hier);
133
134 writel(0xffffffff, &davinci_aintc_regs->ecr1);
135 writel(0xffffffff, &davinci_aintc_regs->ecr2);
136 writel(0xffffffff, &davinci_aintc_regs->ecr3);
137}
138#endif
139
140/*
141 * Enable PSC for various peripherals.
142 */
143int da8xx_configure_lpsc_items(const struct lpsc_resource *item,
144 const int n_items)
145{
146 int i;
147
148 for (i = 0; i < n_items; i++)
149 lpsc_on(item[i].lpsc_no);
150
151 return 0;
152}
153#endif