blob: e712a895340874ceae25fe87b88f46ac0f6d1614 [file] [log] [blame]
Ian Campbelld8e69e02014-10-24 21:20:44 +01001if ARCH_SUNXI
2
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02003config SPL_LDSCRIPT
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05004 default "arch/arm/cpu/arm926ejs/sunxi/u-boot-spl.lds" if MACH_SUNIV
Philipp Tomsich2d6a0cc2017-08-03 23:23:55 +02005 default "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds" if !ARM64
6
Siva Durga Prasad Paladugu809438d2016-07-29 15:31:47 +05307config IDENT_STRING
8 default " Allwinner Technology"
9
Jagan Teki3994b1e2018-01-10 16:03:34 +053010config DRAM_SUN4I
11 bool
12 help
13 Select this dram controller driver for Sun4/5/7i platforms,
14 like A10/A13/A20.
15
Jagan Teki68d0f5f2018-03-17 00:16:36 +053016config DRAM_SUN6I
17 bool
18 help
19 Select this dram controller driver for Sun6i platforms,
20 like A31/A31s.
21
Jagan Teki318e4e52018-01-10 16:15:14 +053022config DRAM_SUN8I_A23
23 bool
24 help
25 Select this dram controller driver for Sun8i platforms,
26 for A23 SOC.
27
Jagan Tekie624d4c2018-01-10 16:17:39 +053028config DRAM_SUN8I_A33
29 bool
30 help
31 Select this dram controller driver for Sun8i platforms,
32 for A33 SOC.
33
Jagan Teki270a6f62018-01-10 16:20:26 +053034config DRAM_SUN8I_A83T
35 bool
36 help
37 Select this dram controller driver for Sun8i platforms,
38 for A83T SOC.
39
Jagan Teki6aa7f712018-03-17 00:18:01 +053040config DRAM_SUN9I
41 bool
42 help
43 Select this dram controller driver for Sun9i platforms,
44 like A80.
45
Icenowy Zheng4e287f62018-07-23 06:13:34 +080046config DRAM_SUN50I_H6
47 bool
48 help
49 Select this dram controller driver for some sun50i platforms,
50 like H6.
51
Jernej Skrabece4aa24b2021-01-11 21:11:43 +010052config DRAM_SUN50I_H616
53 bool
54 help
55 Select this dram controller driver for some sun50i platforms,
56 like H616.
57
58if DRAM_SUN50I_H616
59config DRAM_SUN50I_H616_WRITE_LEVELING
60 bool "H616 DRAM write leveling"
61 ---help---
62 Select this when DRAM on your H616 board needs write leveling.
63
64config DRAM_SUN50I_H616_READ_CALIBRATION
65 bool "H616 DRAM read calibration"
66 ---help---
67 Select this when DRAM on your H616 board needs read calibration.
68
69config DRAM_SUN50I_H616_READ_TRAINING
70 bool "H616 DRAM read training"
71 ---help---
72 Select this when DRAM on your H616 board needs read training.
73
74config DRAM_SUN50I_H616_WRITE_TRAINING
75 bool "H616 DRAM write training"
76 ---help---
77 Select this when DRAM on your H616 board needs write training.
78
79config DRAM_SUN50I_H616_BIT_DELAY_COMPENSATION
80 bool "H616 DRAM bit delay compensation"
81 ---help---
82 Select this when DRAM on your H616 board needs bit delay
83 compensation.
84
85config DRAM_SUN50I_H616_UNKNOWN_FEATURE
86 bool "H616 DRAM unknown feature"
87 ---help---
88 Select this when DRAM on your H616 board needs this unknown
89 feature.
90endif
91
Jagan Teki932f5e02018-01-11 13:21:15 +053092config SUN6I_PRCM
93 bool
94 help
95 Support for the PRCM (Power/Reset/Clock Management) unit available
96 in A31 SoC.
97
Jagan Tekifeb29272018-02-14 22:28:30 +053098config AXP_PMIC_BUS
Samuel Holland623b8042021-10-08 00:17:19 -050099 bool
Samuel Holland388fe642021-10-08 00:17:23 -0500100 select DM_PMIC if DM_I2C
101 select PMIC_AXP if DM_I2C
Jagan Tekifeb29272018-02-14 22:28:30 +0530102 help
103 Select this PMIC bus access helpers for Sunxi platform PRCM or other
104 AXP family PMIC devices.
105
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800106config SUNXI_SRAM_ADDRESS
107 hex
108 default 0x10000 if MACH_SUN9I || MACH_SUN50I || MACH_SUN50I_H5
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100109 default 0x20000 if SUN50I_GEN_H6
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800110 default 0x0
Andre Przywarade454ec2017-02-16 01:20:23 +0000111 ---help---
112 Older Allwinner SoCs have their mask boot ROM mapped just below 4GB,
113 with the first SRAM region being located at address 0.
114 Some newer SoCs map the boot ROM at address 0 instead and move the
Icenowy Zheng5e6dd272018-07-21 16:20:20 +0800115 SRAM to a different address.
Andre Przywarade454ec2017-02-16 01:20:23 +0000116
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100117config SUNXI_A64_TIMER_ERRATUM
118 bool
119
Hans de Goedef07872b2015-04-06 20:33:34 +0200120# Note only one of these may be selected at a time! But hidden choices are
121# not supported by Kconfig
122config SUNXI_GEN_SUN4I
123 bool
124 ---help---
125 Select this for sunxi SoCs which have resets and clocks set up
126 as the original A10 (mach-sun4i).
127
128config SUNXI_GEN_SUN6I
129 bool
130 ---help---
131 Select this for sunxi SoCs which have sun6i like periphery, like
132 separate ahb reset control registers, custom pmic bus, new style
133 watchdog, etc.
134
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100135config SUN50I_GEN_H6
136 bool
137 select FIT
138 select SPL_LOAD_FIT
Andre Przywarab8816f02021-05-05 10:04:41 +0100139 select MMC_SUNXI_HAS_NEW_MODE
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100140 select SUPPORT_SPL
141 ---help---
142 Select this for sunxi SoCs which have H6 like peripherals, clocks
143 and memory map.
144
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800145config SUNXI_DRAM_DW
146 bool
147 ---help---
148 Select this for sunxi SoCs which uses a DRAM controller like the
149 DesignWare controller used in H3, mainly SoCs after H3, which do
150 not have official open-source DRAM initialization code, but can
151 use modified H3 DRAM initialization code.
Hans de Goedef07872b2015-04-06 20:33:34 +0200152
Icenowy Zhengb2607512017-06-03 17:10:16 +0800153if SUNXI_DRAM_DW
154config SUNXI_DRAM_DW_16BIT
155 bool
156 ---help---
157 Select this for sunxi SoCs with DesignWare DRAM controller and
158 have only 16-bit memory buswidth.
159
160config SUNXI_DRAM_DW_32BIT
161 bool
162 ---help---
163 Select this for sunxi SoCs with DesignWare DRAM controller with
164 32-bit memory buswidth.
165endif
166
Andre Przywara5fb97432017-02-16 01:20:27 +0000167config MACH_SUNXI_H3_H5
168 bool
Jagan Teki137fc752018-05-07 13:03:38 +0530169 select PHY_SUN4I_USB
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200170 select SUNXI_DE2
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800171 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800172 select SUNXI_DRAM_DW_32BIT
Andre Przywara5fb97432017-02-16 01:20:27 +0000173 select SUNXI_GEN_SUN6I
174 select SUPPORT_SPL
175
Icenowy Zheng14170a42018-10-25 17:23:06 +0800176# TODO: try out A80's 8GiB DRAM space
177config SUNXI_DRAM_MAX_SIZE
178 hex
Andre Przywarac0387f12021-04-28 21:29:55 +0100179 default 0x100000000 if MACH_SUN50I_H616
180 default 0xC0000000 if MACH_SUN50I || MACH_SUN50I_H5 || MACH_SUN50I_H6
Icenowy Zheng14170a42018-10-25 17:23:06 +0800181 default 0x80000000
182
Ian Campbelld8e69e02014-10-24 21:20:44 +0100183choice
184 prompt "Sunxi SoC Variant"
Hans de Goedeb05a6482016-06-12 11:57:07 +0200185 optional
Ian Campbelld8e69e02014-10-24 21:20:44 +0100186
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500187config MACH_SUNIV
188 bool "suniv (Allwinner F1C100s/F1C200s/F1C600/R6)"
189 select CPU_ARM926EJS
190 select SUNXI_GEN_SUN6I
191 select SUPPORT_SPL
192
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100193config MACH_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100194 bool "sun4i (Allwinner A10)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530195 select CPU_V7A
Jagan Teki137fc752018-05-07 13:03:38 +0530196 select PHY_SUN4I_USB
Jagan Teki3994b1e2018-01-10 16:03:34 +0530197 select DRAM_SUN4I
Hans de Goedef07872b2015-04-06 20:33:34 +0200198 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100199 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400200 imply SPL_SYS_I2C_LEGACY
201 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100202
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100203config MACH_SUN5I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100204 bool "sun5i (Allwinner A13)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530205 select CPU_V7A
Jagan Teki3994b1e2018-01-10 16:03:34 +0530206 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530207 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200208 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100209 select SUPPORT_SPL
Tom Rini52b2e262021-08-18 23:12:24 -0400210 imply SPL_SYS_I2C_LEGACY
211 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100212
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100213config MACH_SUN6I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100214 bool "sun6i (Allwinner A31)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530215 select CPU_V7A
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800216 select CPU_V7_HAS_NONSEC
217 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900218 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000219 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki68d0f5f2018-03-17 00:16:36 +0530220 select DRAM_SUN6I
Jagan Teki137fc752018-05-07 13:03:38 +0530221 select PHY_SUN4I_USB
Samuel Holland60d49282021-10-08 00:17:20 -0500222 select SPL_I2C
Jagan Teki932f5e02018-01-11 13:21:15 +0530223 select SUN6I_PRCM
Hans de Goedef07872b2015-04-06 20:33:34 +0200224 select SUNXI_GEN_SUN6I
Hans de Goedea5403b92014-10-25 20:18:10 +0200225 select SUPPORT_SPL
Samuel Holland60d49282021-10-08 00:17:20 -0500226 select SYS_I2C_SUN6I_P2WI
Chen-Yu Tsaif31017c2015-05-28 21:25:32 +0800227 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100228
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100229config MACH_SUN7I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100230 bool "sun7i (Allwinner A20)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530231 select CPU_V7A
Hans de Goede85437352014-11-14 09:34:30 +0100232 select CPU_V7_HAS_NONSEC
233 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900234 select ARCH_SUPPORT_PSCI
Andre Przywara5fc25562022-01-23 00:27:19 +0000235 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki3994b1e2018-01-10 16:03:34 +0530236 select DRAM_SUN4I
Jagan Teki137fc752018-05-07 13:03:38 +0530237 select PHY_SUN4I_USB
Hans de Goedef07872b2015-04-06 20:33:34 +0200238 select SUNXI_GEN_SUN4I
Ian Campbelld8e69e02014-10-24 21:20:44 +0100239 select SUPPORT_SPL
Hans de Goedea5636382014-10-24 20:12:04 +0200240 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Tom Rini52b2e262021-08-18 23:12:24 -0400241 imply SPL_SYS_I2C_LEGACY
242 imply SYS_I2C_LEGACY
Ian Campbelld8e69e02014-10-24 21:20:44 +0100243
Hans de Goedef055ed62015-04-06 20:55:39 +0200244config MACH_SUN8I_A23
Ian Campbelld8e69e02014-10-24 21:20:44 +0100245 bool "sun8i (Allwinner A23)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530246 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800247 select CPU_V7_HAS_NONSEC
248 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900249 select ARCH_SUPPORT_PSCI
Jagan Teki318e4e52018-01-10 16:15:14 +0530250 select DRAM_SUN8I_A23
Jagan Teki137fc752018-05-07 13:03:38 +0530251 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500252 select SPL_I2C
Hans de Goedef07872b2015-04-06 20:33:34 +0200253 select SUNXI_GEN_SUN6I
Hans de Goede966d2392014-12-07 14:34:27 +0100254 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500255 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800256 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Ian Campbelld8e69e02014-10-24 21:20:44 +0100257
Vishnu Patekar3702f142015-03-01 23:47:48 +0530258config MACH_SUN8I_A33
259 bool "sun8i (Allwinner A33)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530260 select CPU_V7A
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800261 select CPU_V7_HAS_NONSEC
262 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900263 select ARCH_SUPPORT_PSCI
Jagan Tekie624d4c2018-01-10 16:17:39 +0530264 select DRAM_SUN8I_A33
Jagan Teki137fc752018-05-07 13:03:38 +0530265 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500266 select SPL_I2C
Vishnu Patekar3702f142015-03-01 23:47:48 +0530267 select SUNXI_GEN_SUN6I
268 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500269 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai5acec7c2015-05-28 21:25:34 +0800270 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Vishnu Patekar3702f142015-03-01 23:47:48 +0530271
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800272config MACH_SUN8I_A83T
273 bool "sun8i (Allwinner A83T)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530274 select CPU_V7A
Jagan Teki270a6f62018-01-10 16:20:26 +0530275 select DRAM_SUN8I_A83T
Jagan Teki137fc752018-05-07 13:03:38 +0530276 select PHY_SUN4I_USB
Samuel Hollandb348efb2021-10-08 00:17:21 -0500277 select SPL_I2C
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800278 select SUNXI_GEN_SUN6I
Maxime Ripard4799a1a2017-08-23 12:03:42 +0200279 select MMC_SUNXI_HAS_NEW_MODE
Vasily Khoruzhickb198e2c2018-11-09 20:41:44 -0800280 select MMC_SUNXI_HAS_MODE_SWITCH
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800281 select SUPPORT_SPL
Samuel Hollandb348efb2021-10-08 00:17:21 -0500282 select SYS_I2C_SUN8I_RSB
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800283
Jens Kuskef9770722015-11-17 15:12:58 +0100284config MACH_SUN8I_H3
285 bool "sun8i (Allwinner H3)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530286 select CPU_V7A
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800287 select CPU_V7_HAS_NONSEC
288 select CPU_V7_HAS_VIRT
Masahiro Yamadad5415b22016-08-30 16:22:22 +0900289 select ARCH_SUPPORT_PSCI
Andre Przywara5fb97432017-02-16 01:20:27 +0000290 select MACH_SUNXI_H3_H5
Chen-Yu Tsaiaa9ab0e2016-01-06 15:13:09 +0800291 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
Jens Kuskef9770722015-11-17 15:12:58 +0100292
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800293config MACH_SUN8I_R40
294 bool "sun8i (Allwinner R40)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530295 select CPU_V7A
Chen-Yu Tsaib1a1fda2017-03-01 11:03:15 +0800296 select CPU_V7_HAS_NONSEC
297 select CPU_V7_HAS_VIRT
298 select ARCH_SUPPORT_PSCI
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800299 select SUNXI_GEN_SUN6I
Andre Przywarab8816f02021-05-05 10:04:41 +0100300 select MMC_SUNXI_HAS_NEW_MODE
Chen-Yu Tsai2d5826c2016-12-02 16:09:49 +0800301 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800302 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800303 select SUNXI_DRAM_DW_32BIT
Andre Przywara47d49972020-01-01 23:44:48 +0000304 select PHY_SUN4I_USB
Tom Rini52b2e262021-08-18 23:12:24 -0400305 imply SPL_SYS_I2C_LEGACY
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800306
Icenowy Zheng52e61882017-04-08 15:30:12 +0800307config MACH_SUN8I_V3S
Icenowy Zheng7df99102020-10-26 22:15:59 +0800308 bool "sun8i (Allwinner V3/V3s/S3/S3L)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530309 select CPU_V7A
Icenowy Zheng52e61882017-04-08 15:30:12 +0800310 select CPU_V7_HAS_NONSEC
311 select CPU_V7_HAS_VIRT
312 select ARCH_SUPPORT_PSCI
313 select SUNXI_GEN_SUN6I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800314 select SUNXI_DRAM_DW
315 select SUNXI_DRAM_DW_16BIT
316 select SUPPORT_SPL
Icenowy Zheng52e61882017-04-08 15:30:12 +0800317 select ARMV7_BOOT_SEC_DEFAULT if OLD_SUNXI_KERNEL_COMPAT
318
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100319config MACH_SUN9I
320 bool "sun9i (Allwinner A80)"
Lokesh Vutla81b1a672018-04-26 18:21:26 +0530321 select CPU_V7A
Andre Przywara5fc25562022-01-23 00:27:19 +0000322 select SPL_ARMV7_SET_CORTEX_SMPEN
Jagan Teki6aa7f712018-03-17 00:18:01 +0530323 select DRAM_SUN9I
Samuel Hollandb348efb2021-10-08 00:17:21 -0500324 select SPL_I2C
Jagan Teki11f33e12018-01-11 13:23:02 +0530325 select SUN6I_PRCM
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100326 select SUNXI_GEN_SUN6I
Philipp Tomsich470626e2016-10-28 18:21:32 +0800327 select SUPPORT_SPL
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100328
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800329config MACH_SUN50I
330 bool "sun50i (Allwinner A64)"
331 select ARM64
Jagan Teki137fc752018-05-07 13:03:38 +0530332 select PHY_SUN4I_USB
Vasily Khoruzhick6f4c3442018-11-05 20:24:30 -0800333 select SUN6I_PRCM
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200334 select SUNXI_DE2
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800335 select SUNXI_GEN_SUN6I
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -0800336 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywaraa563adc2017-01-02 11:48:45 +0000337 select SUPPORT_SPL
Icenowy Zhengca0bc022017-06-03 17:10:14 +0800338 select SUNXI_DRAM_DW
Icenowy Zhengb2607512017-06-03 17:10:16 +0800339 select SUNXI_DRAM_DW_32BIT
Andre Przywarad8362162017-04-26 01:32:48 +0100340 select FIT
341 select SPL_LOAD_FIT
Andre Przywarad1de0bb2018-06-27 01:42:53 +0100342 select SUNXI_A64_TIMER_ERRATUM
Chen-Yu Tsai1fcaea02016-05-02 10:28:07 +0800343
Andre Przywara5611a2d2017-02-16 01:20:28 +0000344config MACH_SUN50I_H5
345 bool "sun50i (Allwinner H5)"
346 select ARM64
347 select MACH_SUNXI_H3_H5
Andre Przywarab8816f02021-05-05 10:04:41 +0100348 select MMC_SUNXI_HAS_NEW_MODE
Andre Przywarad8362162017-04-26 01:32:48 +0100349 select FIT
350 select SPL_LOAD_FIT
Andre Przywara5611a2d2017-02-16 01:20:28 +0000351
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800352config MACH_SUN50I_H6
353 bool "sun50i (Allwinner H6)"
354 select ARM64
Andre Przywara213c2972019-06-23 15:09:50 +0100355 select PHY_SUN4I_USB
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800356 select DRAM_SUN50I_H6
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100357 select SUN50I_GEN_H6
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800358
Jernej Skrabece638e052021-01-11 21:11:46 +0100359config MACH_SUN50I_H616
360 bool "sun50i (Allwinner H616)"
361 select ARM64
362 select DRAM_SUN50I_H616
363 select SUN50I_GEN_H6
364
Ian Campbelld8e69e02014-10-24 21:20:44 +0100365endchoice
Maxime Ripard2c519412014-10-03 20:16:29 +0800366
Hans de Goedef055ed62015-04-06 20:55:39 +0200367# The sun8i SoCs share a lot, this helps to avoid a lot of "if A23 || A33"
368config MACH_SUN8I
369 bool
Andre Przywara5fc25562022-01-23 00:27:19 +0000370 select SPL_ARMV7_SET_CORTEX_SMPEN if !ARM64
Jagan Teki11f33e12018-01-11 13:23:02 +0530371 select SUN6I_PRCM
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800372 default y if MACH_SUN8I_A23
373 default y if MACH_SUN8I_A33
374 default y if MACH_SUN8I_A83T
375 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800376 default y if MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800377 default y if MACH_SUN8I_V3S
Hans de Goedef055ed62015-04-06 20:55:39 +0200378
Andre Przywara06893b62017-01-02 11:48:35 +0000379config RESERVE_ALLWINNER_BOOT0_HEADER
380 bool "reserve space for Allwinner boot0 header"
381 select ENABLE_ARM_SOC_BOOT0_HOOK
382 ---help---
383 Prepend a 1536 byte (empty) header to the U-Boot image file, to be
384 filled with magic values post build. The Allwinner provided boot0
385 blob relies on this information to load and execute U-Boot.
386 Only needed on 64-bit Allwinner boards so far when using boot0.
387
Andre Przywara46c3d992017-01-02 11:48:36 +0000388config ARM_BOOT_HOOK_RMR
389 bool
390 depends on ARM64
391 default y
392 select ENABLE_ARM_SOC_BOOT0_HOOK
393 ---help---
394 Insert some ARM32 code at the very beginning of the U-Boot binary
395 which uses an RMR register write to bring the core into AArch64 mode.
396 The very first instruction acts as a switch, since it's carefully
397 chosen to be a NOP in one mode and a branch in the other, so the
398 code would only be executed if not already in AArch64.
399 This allows both the SPL and the U-Boot proper to be entered in
400 either mode and switch to AArch64 if needed.
401
Andre Przywara1c7a7512019-07-15 02:27:06 +0100402if SUNXI_DRAM_DW || DRAM_SUN50I_H6
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800403config SUNXI_DRAM_DDR3
404 bool
405
Icenowy Zhenge270a582017-06-03 17:10:20 +0800406config SUNXI_DRAM_DDR2
407 bool
408
Icenowy Zheng3c1b9f12017-06-03 17:10:23 +0800409config SUNXI_DRAM_LPDDR3
410 bool
411
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800412choice
413 prompt "DRAM Type and Timing"
Icenowy Zhengfe052172017-06-03 17:10:21 +0800414 default SUNXI_DRAM_DDR3_1333 if !MACH_SUN8I_V3S
415 default SUNXI_DRAM_DDR2_V3S if MACH_SUN8I_V3S
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800416
417config SUNXI_DRAM_DDR3_1333
418 bool "DDR3 1333"
419 select SUNXI_DRAM_DDR3
420 ---help---
421 This option is the original only supported memory type, which suits
422 many H3/H5/A64 boards available now.
423
Icenowy Zhengeb4766e2017-06-03 17:10:24 +0800424config SUNXI_DRAM_LPDDR3_STOCK
425 bool "LPDDR3 with Allwinner stock configuration"
426 select SUNXI_DRAM_LPDDR3
427 ---help---
428 This option is the LPDDR3 timing used by the stock boot0 by
429 Allwinner.
430
Andre Przywara1c7a7512019-07-15 02:27:06 +0100431config SUNXI_DRAM_H6_LPDDR3
432 bool "LPDDR3 DRAM chips on the H6 DRAM controller"
433 select SUNXI_DRAM_LPDDR3
434 depends on DRAM_SUN50I_H6
435 ---help---
436 This option is the LPDDR3 timing used by the stock boot0 by
437 Allwinner.
438
Andre Przywara75d38d02019-07-15 02:27:08 +0100439config SUNXI_DRAM_H6_DDR3_1333
440 bool "DDR3-1333 boot0 timings on the H6 DRAM controller"
441 select SUNXI_DRAM_DDR3
442 depends on DRAM_SUN50I_H6
443 ---help---
444 This option is the DDR3 timing used by the boot0 on H6 TV boxes
445 which use a DDR3-1333 timing.
446
Icenowy Zhenge270a582017-06-03 17:10:20 +0800447config SUNXI_DRAM_DDR2_V3S
448 bool "DDR2 found in V3s chip"
449 select SUNXI_DRAM_DDR2
Icenowy Zhengfe052172017-06-03 17:10:21 +0800450 depends on MACH_SUN8I_V3S
Icenowy Zhenge270a582017-06-03 17:10:20 +0800451 ---help---
452 This option is only for the DDR2 memory chip which is co-packaged in
453 Allwinner V3s SoC.
454
Icenowy Zhengf09b48e2017-06-03 17:10:18 +0800455endchoice
456endif
457
Vishnu Patekarc49936f2016-01-12 01:20:58 +0800458config DRAM_TYPE
459 int "sunxi dram type"
460 depends on MACH_SUN8I_A83T
461 default 3
462 ---help---
463 Set the dram type, 3: DDR3, 7: LPDDR3
Hans de Goedef055ed62015-04-06 20:55:39 +0200464
Hans de Goede3aeaa282014-11-15 19:46:39 +0100465config DRAM_CLK
Hans de Goede59d9fc72015-01-17 14:24:55 +0100466 int "sunxi dram clock speed"
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800467 default 792 if MACH_SUN9I
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800468 default 648 if MACH_SUN8I_R40
Hans de Goede59d9fc72015-01-17 14:24:55 +0100469 default 312 if MACH_SUN6I || MACH_SUN8I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800470 default 360 if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || \
471 MACH_SUN8I_V3S
Andre Przywaraafd68702017-01-02 11:48:37 +0000472 default 672 if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800473 default 744 if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100474 default 720 if MACH_SUN50I_H616
Hans de Goede3aeaa282014-11-15 19:46:39 +0100475 ---help---
Philipp Tomsichd36af1c2016-10-28 18:21:28 +0800476 Set the dram clock speed, valid range 240 - 480 (prior to sun9i),
477 must be a multiple of 24. For the sun9i (A80), the tested values
478 (for DDR3-1600) are 312 to 792.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100479
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200480if MACH_SUN5I || MACH_SUN7I
481config DRAM_MBUS_CLK
482 int "sunxi mbus clock speed"
483 default 300
484 ---help---
485 Set the mbus clock speed. The maximum on sun5i hardware is 300MHz.
486
487endif
488
Hans de Goede3aeaa282014-11-15 19:46:39 +0100489config DRAM_ZQ
Hans de Goede59d9fc72015-01-17 14:24:55 +0100490 int "sunxi dram zq value"
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100491 depends on !MACH_SUN50I_H616
Paul Kocialkowski70373ca2019-03-14 11:36:14 +0100492 default 123 if MACH_SUN4I || MACH_SUN5I || MACH_SUN6I || \
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100493 MACH_SUN8I_A23 || MACH_SUN8I_A33 || MACH_SUN8I_A83T
Hans de Goede59d9fc72015-01-17 14:24:55 +0100494 default 127 if MACH_SUN7I
Icenowy Zhengb54209f2017-06-03 17:10:22 +0800495 default 14779 if MACH_SUN8I_V3S
Paul Kocialkowski4d492a32019-03-14 11:36:15 +0100496 default 3881979 if MACH_SUNXI_H3_H5 || MACH_SUN8I_R40 || MACH_SUN50I_H6
Chen-Yu Tsai47bb3062016-10-28 18:21:36 +0800497 default 4145117 if MACH_SUN9I
Andre Przywaraafd68702017-01-02 11:48:37 +0000498 default 3881915 if MACH_SUN50I
Hans de Goede3aeaa282014-11-15 19:46:39 +0100499 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100500 Set the dram zq value.
Hans de Goede3aeaa282014-11-15 19:46:39 +0100501
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200502config DRAM_ODT_EN
503 bool "sunxi dram odt enable"
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200504 default y if MACH_SUN8I_A23
Paul Kocialkowskid6c5cfc2019-03-14 11:36:16 +0100505 default y if MACH_SUNXI_H3_H5
Chen-Yu Tsaif361d562016-11-30 16:58:35 +0800506 default y if MACH_SUN8I_R40
Andre Przywaraa563adc2017-01-02 11:48:45 +0000507 default y if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800508 default y if MACH_SUN50I_H6
Jernej Skrabece4aa24b2021-01-11 21:11:43 +0100509 default y if MACH_SUN50I_H616
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200510 ---help---
511 Select this to enable dram odt (on die termination).
512
Hans de Goede59d9fc72015-01-17 14:24:55 +0100513if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I
514config DRAM_EMR1
515 int "sunxi dram emr1 value"
516 default 0 if MACH_SUN4I
517 default 4 if MACH_SUN5I || MACH_SUN7I
518 ---help---
Hans de Goede06ddc452015-01-25 11:29:27 +0100519 Set the dram controller emr1 value.
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200520
Siarhei Siamashka47359bb2015-02-01 00:27:06 +0200521config DRAM_TPR3
522 hex "sunxi dram tpr3 value"
523 default 0
524 ---help---
525 Set the dram controller tpr3 parameter. This parameter configures
526 the delay on the command lane and also phase shifts, which are
527 applied for sampling incoming read data. The default value 0
528 means that no phase/delay adjustments are necessary. Properly
529 configuring this parameter increases reliability at high DRAM
530 clock speeds.
531
532config DRAM_DQS_GATING_DELAY
533 hex "sunxi dram dqs_gating_delay value"
534 default 0
535 ---help---
536 Set the dram controller dqs_gating_delay parmeter. Each byte
537 encodes the DQS gating delay for each byte lane. The delay
538 granularity is 1/4 cycle. For example, the value 0x05060606
539 means that the delay is 5 quarter-cycles for one lane (1.25
540 cycles) and 6 quarter-cycles (1.5 cycles) for 3 other lanes.
541 The default value 0 means autodetection. The results of hardware
542 autodetection are not very reliable and depend on the chip
543 temperature (sometimes producing different results on cold start
544 and warm reboot). But the accuracy of hardware autodetection
545 is usually good enough, unless running at really high DRAM
546 clocks speeds (up to 600MHz). If unsure, keep as 0.
547
Siarhei Siamashka9900db12015-02-01 00:27:05 +0200548choice
549 prompt "sunxi dram timings"
550 default DRAM_TIMINGS_VENDOR_MAGIC
551 ---help---
552 Select the timings of the DDR3 chips.
553
554config DRAM_TIMINGS_VENDOR_MAGIC
555 bool "Magic vendor timings from Android"
556 ---help---
557 The same DRAM timings as in the Allwinner boot0 bootloader.
558
559config DRAM_TIMINGS_DDR3_1066F_1333H
560 bool "JEDEC DDR3-1333H with down binning to DDR3-1066F"
561 ---help---
562 Use the timings of the standard JEDEC DDR3-1066F speed bin for
563 DRAM_CLK <= 533MHz and the timings of the DDR3-1333H speed bin
564 for DRAM_CLK > 533MHz. This covers the majority of DDR3 chips
565 used in Allwinner A10/A13/A20 devices. In the case of DDR3-1333
566 or DDR3-1600 chips, be sure to check the DRAM datasheet to confirm
567 that down binning to DDR3-1066F is supported (because DDR3-1066F
568 uses a bit faster timings than DDR3-1333H).
569
570config DRAM_TIMINGS_DDR3_800E_1066G_1333J
571 bool "JEDEC DDR3-800E / DDR3-1066G / DDR3-1333J"
572 ---help---
573 Use the timings of the slowest possible JEDEC speed bin for the
574 selected DRAM_CLK. Depending on the DRAM_CLK value, it may be
575 DDR3-800E, DDR3-1066G or DDR3-1333J.
576
577endchoice
578
Hans de Goede3aeaa282014-11-15 19:46:39 +0100579endif
580
Hans de Goedeffdc05c2015-05-13 15:00:46 +0200581if MACH_SUN8I_A23
582config DRAM_ODT_CORRECTION
583 int "sunxi dram odt correction value"
584 default 0
585 ---help---
586 Set the dram odt correction value (range -255 - 255). In allwinner
587 fex files, this option is found in bits 8-15 of the u32 odt_en variable
588 in the [dram] section. When bit 31 of the odt_en variable is set
589 then the correction is negative. Usually the value for this is 0.
590endif
591
Iain Paton630df142015-03-28 10:26:38 +0000592config SYS_CLK_FREQ
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500593 default 408000000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800594 default 1008000000 if MACH_SUN4I
595 default 1008000000 if MACH_SUN5I
596 default 1008000000 if MACH_SUN6I
Iain Paton630df142015-03-28 10:26:38 +0000597 default 912000000 if MACH_SUN7I
Icenowy Zheng2e915b42017-10-31 07:36:28 +0800598 default 816000000 if MACH_SUN50I || MACH_SUN50I_H5
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800599 default 1008000000 if MACH_SUN8I
600 default 1008000000 if MACH_SUN9I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800601 default 888000000 if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100602 default 1008000000 if MACH_SUN50I_H616
Iain Paton630df142015-03-28 10:26:38 +0000603
Maxime Ripard2c519412014-10-03 20:16:29 +0800604config SYS_CONFIG_NAME
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500605 default "suniv" if MACH_SUNIV
Ian Campbell4a24a1c2014-10-24 21:20:45 +0100606 default "sun4i" if MACH_SUN4I
607 default "sun5i" if MACH_SUN5I
608 default "sun6i" if MACH_SUN6I
609 default "sun7i" if MACH_SUN7I
610 default "sun8i" if MACH_SUN8I
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100611 default "sun9i" if MACH_SUN9I
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200612 default "sun50i" if MACH_SUN50I
Icenowy Zheng0c01b962018-07-21 16:20:31 +0800613 default "sun50i" if MACH_SUN50I_H6
Jernej Skrabece638e052021-01-11 21:11:46 +0100614 default "sun50i" if MACH_SUN50I_H616
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900615
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900616config SYS_BOARD
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900617 default "sunxi"
618
619config SYS_SOC
Masahiro Yamadad3ae6782014-07-30 14:08:14 +0900620 default "sunxi"
621
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200622config UART0_PORT_F
623 bool "UART0 on MicroSD breakout board"
Siarhei Siamashka121161f2014-12-25 02:34:47 +0200624 ---help---
625 Repurpose the SD card slot for getting access to the UART0 serial
626 console. Primarily useful only for low level u-boot debugging on
627 tablets, where normal UART0 is difficult to access and requires
628 device disassembly and/or soldering. As the SD card can't be used
629 at the same time, the system can be only booted in the FEL mode.
630 Only enable this if you really know what you are doing.
631
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200632config OLD_SUNXI_KERNEL_COMPAT
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900633 bool "Enable workarounds for booting old kernels"
Hans de Goede05e5bcb2014-10-22 14:56:36 +0200634 ---help---
635 Set this to enable various workarounds for old kernels, this results in
636 sub-optimal settings for newer kernels, only enable if needed.
637
Mylène Josserand147c6062017-04-02 12:59:10 +0200638config MACPWR
639 string "MAC power pin"
640 default ""
641 help
642 Set the pin used to power the MAC. This takes a string in the format
643 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
644
Hans de Goede7412ef82014-10-02 20:29:26 +0200645config MMC0_CD_PIN
646 string "Card detect pin for mmc0"
Andre Przywara5fb97432017-02-16 01:20:27 +0000647 default "PF6" if MACH_SUN8I_A83T || MACH_SUNXI_H3_H5 || MACH_SUN50I
Hans de Goede7412ef82014-10-02 20:29:26 +0200648 default ""
649 ---help---
650 Set the card detect pin for mmc0, leave empty to not use cd. This
651 takes a string in the format understood by sunxi_name_to_gpio, e.g.
652 PH1 for pin 1 of port H.
653
654config MMC1_CD_PIN
655 string "Card detect pin for mmc1"
656 default ""
657 ---help---
658 See MMC0_CD_PIN help text.
659
660config MMC2_CD_PIN
661 string "Card detect pin for mmc2"
662 default ""
663 ---help---
664 See MMC0_CD_PIN help text.
665
666config MMC3_CD_PIN
667 string "Card detect pin for mmc3"
668 default ""
669 ---help---
670 See MMC0_CD_PIN help text.
671
Samuel Holland51951052021-09-12 10:28:35 -0500672config MMC1_PINS_PH
673 bool "Pins for mmc1 are on Port H"
674 depends on MACH_SUN4I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100675 ---help---
Samuel Holland51951052021-09-12 10:28:35 -0500676 Select this option for boards where mmc1 uses the Port H pinmux.
Paul Kocialkowskid390d8c2015-03-22 18:12:23 +0100677
Hans de Goedeaf593e42014-10-02 20:43:50 +0200678config MMC_SUNXI_SLOT_EXTRA
679 int "mmc extra slot number"
680 default -1
681 ---help---
682 sunxi builds always enable mmc0, some boards also have a second sdcard
683 slot or emmc on mmc1 - mmc3. Setting this to 1, 2 or 3 will enable
684 support for this.
685
Hans de Goede99c9fb02016-04-01 22:39:26 +0200686config INITIAL_USB_SCAN_DELAY
687 int "delay initial usb scan by x ms to allow builtin devices to init"
688 default 0
689 ---help---
690 Some boards have on board usb devices which need longer than the
691 USB spec's 1 second to connect from board powerup. Set this config
692 option to a non 0 value to add an extra delay before the first usb
693 bus scan.
694
Hans de Goedee7b852a2015-01-07 15:26:06 +0100695config USB0_VBUS_PIN
696 string "Vbus enable pin for usb0 (otg)"
697 default ""
698 ---help---
699 Set the Vbus enable pin for usb0 (otg). This takes a string in the
700 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
701
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100702config USB0_VBUS_DET
703 string "Vbus detect pin for usb0 (otg)"
Hans de Goedeeaa0d702015-02-16 22:13:43 +0100704 default ""
705 ---help---
706 Set the Vbus detect pin for usb0 (otg). This takes a string in the
707 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
708
Hans de Goedeaadd97f2015-06-14 17:29:53 +0200709config USB0_ID_DET
710 string "ID detect pin for usb0 (otg)"
711 default ""
712 ---help---
713 Set the ID detect pin for usb0 (otg). This takes a string in the
714 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
715
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100716config USB1_VBUS_PIN
717 string "Vbus enable pin for usb1 (ehci0)"
718 default "PH6" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100719 default "PH27" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100720 ---help---
721 Set the Vbus enable pin for usb1 (ehci0, usb0 is the otg). This takes
722 a string in the format understood by sunxi_name_to_gpio, e.g.
723 PH1 for pin 1 of port H.
724
725config USB2_VBUS_PIN
726 string "Vbus enable pin for usb2 (ehci1)"
727 default "PH3" if MACH_SUN4I || MACH_SUN7I
Hans de Goedeb5ab8ce2014-11-07 14:51:12 +0100728 default "PH24" if MACH_SUN6I
Hans de Goedeaf4273b2014-11-07 16:09:00 +0100729 ---help---
730 See USB1_VBUS_PIN help text.
731
Hans de Goedea60c3fc2016-03-18 08:42:01 +0100732config USB3_VBUS_PIN
733 string "Vbus enable pin for usb3 (ehci2)"
734 default ""
735 ---help---
736 See USB1_VBUS_PIN help text.
737
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200738config I2C0_ENABLE
739 bool "Enable I2C/TWI controller 0"
Chen-Yu Tsai478a3c52016-11-30 15:30:30 +0800740 default y if MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUN8I_R40
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200741 default n if MACH_SUN6I || MACH_SUN8I
Hans de Goede2c526402016-05-15 13:51:58 +0200742 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200743 ---help---
744 This allows enabling I2C/TWI controller 0 by muxing its pins, enabling
745 its clock and setting up the bus. This is especially useful on devices
746 with slaves connected to the bus or with pins exposed through e.g. an
747 expansion port/header.
748
749config I2C1_ENABLE
750 bool "Enable I2C/TWI controller 1"
Hans de Goede2c526402016-05-15 13:51:58 +0200751 select CMD_I2C
Paul Kocialkowski0a3ec0a2015-04-10 23:09:52 +0200752 ---help---
753 See I2C0_ENABLE help text.
754
Jernej Skrabec55a30a22021-01-11 21:11:38 +0100755if SUNXI_GEN_SUN6I || SUN50I_GEN_H6
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100756config R_I2C_ENABLE
757 bool "Enable the PRCM I2C/TWI controller"
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100758 # This is used for the pmic on H3
759 default y if SY8106A_POWER
Hans de Goede2c526402016-05-15 13:51:58 +0200760 select CMD_I2C
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100761 ---help---
762 Set this to y to enable the I2C controller which is part of the PRCM.
Jelle van der Waa3f3a3092016-02-23 18:47:19 +0100763endif
Jelle van der Waa8d3d7c12016-01-14 14:06:26 +0100764
Hans de Goede3ae1d132015-04-25 17:25:14 +0200765config AXP_GPIO
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900766 bool "Enable support for gpio-s on axp PMICs"
Samuel Holland623b8042021-10-08 00:17:19 -0500767 depends on AXP_PMIC_BUS
Hans de Goede3ae1d132015-04-25 17:25:14 +0200768 ---help---
769 Say Y here to enable support for the gpio pins of the axp PMIC ICs.
770
Chris Morgan2ff2a1d2022-01-21 13:37:32 +0000771config AXP_DISABLE_BOOT_ON_POWERON
772 bool "Disable device boot on power plug-in"
773 depends on AXP209_POWER || AXP221_POWER || AXP809_POWER || AXP818_POWER
774 default n
775 ---help---
776 Say Y here to prevent the device from booting up because of a plug-in
777 event. When set, the device will boot into the SPL briefly to
778 determine why it was powered on, and if it was determined because of
779 a plug-in event instead of a button press event it will shut back off.
780
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800781config VIDEO_SUNXI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900782 bool "Enable graphical uboot console on HDMI, LCD or VGA"
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800783 depends on !MACH_SUN8I_A83T
784 depends on !MACH_SUNXI_H3_H5
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +0800785 depends on !MACH_SUN8I_R40
Icenowy Zheng52e61882017-04-08 15:30:12 +0800786 depends on !MACH_SUN8I_V3S
Chen-Yu Tsaifa337462017-03-02 16:03:06 +0800787 depends on !MACH_SUN9I
788 depends on !MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +0100789 depends on !SUN50I_GEN_H6
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000790 select DM_VIDEO
791 select DISPLAY
Icenowy Zheng60e4b8f2017-10-26 11:14:46 +0800792 imply VIDEO_DT_SIMPLEFB
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200793 default y
794 ---help---
Jagan Teki5bc34cb2021-02-22 00:12:34 +0000795 Say Y here to add support for using a graphical console on the HDMI,
796 LCD or VGA output found on older sunxi devices. This will also provide
797 a simple_framebuffer device for Linux.
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100798
Hans de Goedee9544592014-12-23 23:04:35 +0100799config VIDEO_HDMI
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900800 bool "HDMI output support"
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500801 depends on VIDEO_SUNXI && !MACH_SUN8I && !MACH_SUNIV
Hans de Goedee9544592014-12-23 23:04:35 +0100802 default y
803 ---help---
804 Say Y here to add support for outputting video over HDMI.
805
Hans de Goede260f5202014-12-25 13:58:06 +0100806config VIDEO_VGA
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900807 bool "VGA output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800808 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN7I)
Hans de Goede260f5202014-12-25 13:58:06 +0100809 ---help---
810 Say Y here to add support for outputting video over VGA.
811
Hans de Goedeac1633c2014-12-24 12:17:07 +0100812config VIDEO_VGA_VIA_LCD
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900813 bool "VGA via LCD controller support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800814 depends on VIDEO_SUNXI && (MACH_SUN5I || MACH_SUN6I || MACH_SUN8I)
Hans de Goedeac1633c2014-12-24 12:17:07 +0100815 ---help---
816 Say Y here to add support for external DACs connected to the parallel
817 LCD interface driving a VGA connector, such as found on the
818 Olimex A13 boards.
819
Hans de Goede18366f72015-01-25 15:33:07 +0100820config VIDEO_VGA_VIA_LCD_FORCE_SYNC_ACTIVE_HIGH
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900821 bool "Force sync active high for VGA via LCD controller support"
Hans de Goede18366f72015-01-25 15:33:07 +0100822 depends on VIDEO_VGA_VIA_LCD
Hans de Goede18366f72015-01-25 15:33:07 +0100823 ---help---
824 Say Y here if you've a board which uses opendrain drivers for the vga
825 hsync and vsync signals. Opendrain drivers cannot generate steep enough
826 positive edges for a stable video output, so on boards with opendrain
827 drivers the sync signals must always be active high.
828
Chen-Yu Tsai9ed19522015-01-12 18:02:11 +0800829config VIDEO_VGA_EXTERNAL_DAC_EN
830 string "LCD panel power enable pin"
831 depends on VIDEO_VGA_VIA_LCD
832 default ""
833 ---help---
834 Set the enable pin for the external VGA DAC. This takes a string in the
835 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
836
Hans de Goedec06e00e2015-08-03 19:20:26 +0200837config VIDEO_COMPOSITE
Masahiro Yamada78cd22a2016-08-12 10:26:50 +0900838 bool "Composite video output support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800839 depends on VIDEO_SUNXI && (MACH_SUN4I || MACH_SUN5I || MACH_SUN7I)
Hans de Goedec06e00e2015-08-03 19:20:26 +0200840 ---help---
841 Say Y here to add support for outputting composite video.
842
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100843config VIDEO_LCD_MODE
844 string "LCD panel timing details"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800845 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100846 default ""
847 ---help---
848 LCD panel timing details string, leave empty if there is no LCD panel.
849 This is in drivers/video/videomodes.c: video_get_params() format, e.g.
850 x:800,y:480,depth:18,pclk_khz:33000,le:16,ri:209,up:22,lo:22,hs:30,vs:1,sync:0,vmode:0
Hans de Goede924c8932015-08-16 11:23:42 +0200851 Also see: http://linux-sunxi.org/LCD
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100852
Hans de Goede481b6642015-01-13 13:21:46 +0100853config VIDEO_LCD_DCLK_PHASE
854 int "LCD panel display clock phase"
Vasily Khoruzhick2f0b6e52017-10-26 21:51:52 -0700855 depends on VIDEO_SUNXI || DM_VIDEO
Hans de Goede481b6642015-01-13 13:21:46 +0100856 default 1
857 ---help---
858 Select LCD panel display clock phase shift, range 0-3.
859
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100860config VIDEO_LCD_POWER
861 string "LCD panel power enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800862 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100863 default ""
864 ---help---
865 Set the power enable pin for the LCD panel. This takes a string in the
866 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
867
Hans de Goedece9e3322015-02-16 17:26:41 +0100868config VIDEO_LCD_RESET
869 string "LCD panel reset pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800870 depends on VIDEO_SUNXI
Hans de Goedece9e3322015-02-16 17:26:41 +0100871 default ""
872 ---help---
873 Set the reset pin for the LCD panel. This takes a string in the format
874 understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
875
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100876config VIDEO_LCD_BL_EN
877 string "LCD panel backlight enable pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800878 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100879 default ""
880 ---help---
881 Set the backlight enable pin for the LCD panel. This takes a string in the
882 the format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
883 port H.
884
885config VIDEO_LCD_BL_PWM
886 string "LCD panel backlight pwm pin"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800887 depends on VIDEO_SUNXI
Hans de Goede7e68a1b2014-12-21 16:28:32 +0100888 default ""
889 ---help---
890 Set the backlight pwm pin for the LCD panel. This takes a string in the
891 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of port H.
Luc Verhaegenb01df1e2014-08-13 07:55:06 +0200892
Hans de Goede2d5d3022015-01-22 21:02:42 +0100893config VIDEO_LCD_BL_PWM_ACTIVE_LOW
894 bool "LCD panel backlight pwm is inverted"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800895 depends on VIDEO_SUNXI
Hans de Goede2d5d3022015-01-22 21:02:42 +0100896 default y
897 ---help---
898 Set this if the backlight pwm output is active low.
899
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100900config VIDEO_LCD_PANEL_I2C
901 bool "LCD panel needs to be configured via i2c"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800902 depends on VIDEO_SUNXI
Samuel Holland75fe0f42021-10-08 00:17:24 -0500903 select DM_I2C_GPIO
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100904 ---help---
905 Say y here if the LCD panel needs to be configured via i2c. This
906 will add a bitbang i2c controller using gpios to talk to the LCD.
907
Samuel Holland75fe0f42021-10-08 00:17:24 -0500908config VIDEO_LCD_PANEL_I2C_NAME
909 string "LCD panel i2c interface node name"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100910 depends on VIDEO_LCD_PANEL_I2C
Samuel Holland8d6fe612022-04-27 15:31:24 -0500911 default "i2c"
Hans de Goedea5b4cfe2015-02-16 17:23:25 +0100912 ---help---
Samuel Holland75fe0f42021-10-08 00:17:24 -0500913 Set the device tree node name for the LCD i2c interface.
Hans de Goede797a0f52015-01-01 22:04:34 +0100914
915# Note only one of these may be selected at a time! But hidden choices are
916# not supported by Kconfig
917config VIDEO_LCD_IF_PARALLEL
918 bool
919
920config VIDEO_LCD_IF_LVDS
921 bool
922
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200923config SUNXI_DE2
924 bool
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200925
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200926config VIDEO_DE2
927 bool "Display Engine 2 video driver"
928 depends on SUNXI_DE2
929 select DM_VIDEO
930 select DISPLAY
Jernej Skrabecc2a50b12021-03-06 20:54:19 +0100931 select VIDEO_DW_HDMI
Icenowy Zheng82576de2017-10-26 11:14:47 +0800932 imply VIDEO_DT_SIMPLEFB
Jernej Skrabec8d91b462017-03-27 19:22:32 +0200933 default y
934 ---help---
935 Say y here if you want to build DE2 video driver which is present on
936 newer SoCs. Currently only HDMI output is supported.
937
Hans de Goede797a0f52015-01-01 22:04:34 +0100938
939choice
940 prompt "LCD panel support"
Icenowy Zheng1fa956f2017-10-26 11:14:44 +0800941 depends on VIDEO_SUNXI
Hans de Goede797a0f52015-01-01 22:04:34 +0100942 ---help---
943 Select which type of LCD panel to support.
944
945config VIDEO_LCD_PANEL_PARALLEL
946 bool "Generic parallel interface LCD panel"
947 select VIDEO_LCD_IF_PARALLEL
948
949config VIDEO_LCD_PANEL_LVDS
950 bool "Generic lvds interface LCD panel"
951 select VIDEO_LCD_IF_LVDS
952
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200953config VIDEO_LCD_PANEL_MIPI_4_LANE_513_MBPS_VIA_SSD2828
954 bool "MIPI 4-lane, 513Mbps LCD panel via SSD2828 bridge chip"
955 select VIDEO_LCD_SSD2828
956 select VIDEO_LCD_IF_PARALLEL
957 ---help---
Hans de Goede91f1b822015-08-08 16:13:53 +0200958 7.85" 768x1024 LCD panels, such as LG LP079X01 or AUO B079XAN01.0
959
960config VIDEO_LCD_PANEL_EDP_4_LANE_1620M_VIA_ANX9804
961 bool "eDP 4-lane, 1.62G LCD panel via ANX9804 bridge chip"
962 select VIDEO_LCD_ANX9804
963 select VIDEO_LCD_IF_PARALLEL
964 select VIDEO_LCD_PANEL_I2C
965 ---help---
966 Select this for eDP LCD panels with 4 lanes running at 1.62G,
967 connected via an ANX9804 bridge chip.
Siarhei Siamashkac02f0522015-01-19 05:23:33 +0200968
Hans de Goede743fb9552015-01-20 09:23:36 +0100969config VIDEO_LCD_PANEL_HITACHI_TX18D42VM
970 bool "Hitachi tx18d42vm LCD panel"
971 select VIDEO_LCD_HITACHI_TX18D42VM
972 select VIDEO_LCD_IF_LVDS
973 ---help---
974 7.85" 1024x768 Hitachi tx18d42vm LCD panel support
975
Hans de Goede613dade2015-02-16 17:49:47 +0100976config VIDEO_LCD_TL059WV5C0
977 bool "tl059wv5c0 LCD panel"
978 select VIDEO_LCD_PANEL_I2C
979 select VIDEO_LCD_IF_PARALLEL
980 ---help---
981 6" 480x800 tl059wv5c0 panel support, as used on the Utoo P66 and
982 Aigo M60/M608/M606 tablets.
983
Hans de Goede797a0f52015-01-01 22:04:34 +0100984endchoice
985
Mylène Josserand628426a2017-04-02 12:59:09 +0200986config SATAPWR
987 string "SATA power pin"
988 default ""
989 help
990 Set the pins used to power the SATA. This takes a string in the
991 format understood by sunxi_name_to_gpio, e.g. PH1 for pin 1 of
992 port H.
Hans de Goede797a0f52015-01-01 22:04:34 +0100993
Hans de Goedebf880fe2015-01-25 12:10:48 +0100994config GMAC_TX_DELAY
995 int "GMAC Transmit Clock Delay Chain"
996 default 0
997 ---help---
998 Set the GMAC Transmit Clock Delay Chain value.
999
Hans de Goede66ab79d2015-09-13 13:02:48 +02001000config SPL_STACK_R_ADDR
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -05001001 default 0x81e00000 if MACH_SUNIV
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001002 default 0x4fe00000 if MACH_SUN4I
1003 default 0x4fe00000 if MACH_SUN5I
1004 default 0x4fe00000 if MACH_SUN6I
1005 default 0x4fe00000 if MACH_SUN7I
1006 default 0x4fe00000 if MACH_SUN8I
Hans de Goede66ab79d2015-09-13 13:02:48 +02001007 default 0x2fe00000 if MACH_SUN9I
Chen-Yu Tsaifa337462017-03-02 16:03:06 +08001008 default 0x4fe00000 if MACH_SUN50I
Jernej Skrabecda8ae612021-01-11 21:11:34 +01001009 default 0x4fe00000 if SUN50I_GEN_H6
Hans de Goede66ab79d2015-09-13 13:02:48 +02001010
Jagan Teki4e159f82018-02-06 22:42:56 +05301011config SPL_SPI_SUNXI
1012 bool "Support for SPI Flash on Allwinner SoCs in SPL"
Jesse Taubea8464a12022-02-11 19:32:35 -05001013 depends on MACH_SUN4I || MACH_SUN5I || MACH_SUN7I || MACH_SUNXI_H3_H5 || MACH_SUN50I || MACH_SUN8I_R40 || MACH_SUN50I_H6 || MACH_SUNIV
Jagan Teki4e159f82018-02-06 22:42:56 +05301014 help
1015 Enable support for SPI Flash. This option allows SPL to read from
1016 sunxi SPI Flash. It uses the same method as the boot ROM, so does
1017 not need any extra configuration.
1018
Icenowy Zheng2a269d32018-10-25 17:23:02 +08001019config PINE64_DT_SELECTION
1020 bool "Enable Pine64 device tree selection code"
1021 depends on MACH_SUN50I
1022 help
1023 The original Pine A64 and Pine A64+ are similar but different
1024 boards and can be differed by the DRAM size. Pine A64 has
1025 512MiB DRAM, and Pine A64+ has 1GiB or 2GiB. By selecting this
1026 option, the device tree selection code specific to Pine64 which
1027 utilizes the DRAM size will be enabled.
1028
Samuel Holland9c7cefc2020-10-24 10:21:52 -05001029config PINEPHONE_DT_SELECTION
1030 bool "Enable PinePhone device tree selection code"
1031 depends on MACH_SUN50I
1032 help
1033 Enable this option to automatically select the device tree for the
1034 correct PinePhone hardware revision during boot.
1035
Andre Heiderbf8c8102021-10-01 19:29:00 +01001036config BLUETOOTH_DT_DEVICE_FIXUP
1037 string "Fixup the Bluetooth controller address"
1038 default ""
1039 help
1040 This option specifies the DT compatible name of the Bluetooth
1041 controller for which to set the "local-bd-address" property.
1042 Set this option if your device ships with the Bluetooth controller
1043 default address.
1044 The used address is "bdaddr" if set, and "ethaddr" with the LSB
1045 flipped elsewise.
1046
Samuel Holland7591a042022-03-18 00:00:45 -05001047source "board/sunxi/Kconfig"
1048
Masahiro Yamadad3ae6782014-07-30 14:08:14 +09001049endif
Kory Maincentfe4c1552021-05-04 19:31:27 +02001050
1051config CHIP_DIP_SCAN
1052 bool "Enable DIPs detection for CHIP board"
1053 select SUPPORT_EXTENSION_SCAN
1054 select W1
1055 select W1_GPIO
1056 select W1_EEPROM
1057 select W1_EEPROM_DS24XXX
1058 select CMD_EXTENSION