blob: 3ab9a3f022f76c96949a8cf77520d8bd9ef83b5e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Sébastien Szymanskia7762e42017-03-07 14:33:25 +01002/*
Sébastien Szymanski1f29ce52018-04-17 17:29:31 +02003 * Copyright (C) 2018 Armadeus Systems
Sébastien Szymanskia7762e42017-03-07 14:33:25 +01004 */
5
6#include <asm/arch/clock.h>
7#include <asm/arch/crm_regs.h>
8#include <asm/arch/imx-regs.h>
9#include <asm/arch/iomux.h>
10#include <asm/arch/mx6-pins.h>
Sébastien Szymanskia7762e42017-03-07 14:33:25 +010011#include <asm/arch/sys_proto.h>
12#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020013#include <asm/mach-imx/iomux-v3.h>
Sébastien Szymanskia7762e42017-03-07 14:33:25 +010014#include <asm/io.h>
15#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060016#include <env.h>
Sébastien Szymanskia7762e42017-03-07 14:33:25 +010017
18DECLARE_GLOBAL_DATA_PTR;
19
20#ifdef CONFIG_FEC_MXC
21#include <miiphy.h>
22
23#define MDIO_PAD_CTRL ( \
24 PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
25 PAD_CTL_DSE_40ohm \
26)
27
28#define ENET_PAD_CTRL_PU ( \
29 PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
30 PAD_CTL_DSE_40ohm \
31)
32
33#define ENET_PAD_CTRL_PD ( \
34 PAD_CTL_HYS | PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
35 PAD_CTL_DSE_40ohm \
36)
37
38#define ENET_CLK_PAD_CTRL ( \
39 PAD_CTL_HYS | PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
40 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST \
41)
42
43static iomux_v3_cfg_t const fec1_pads[] = {
44 MX6_PAD_GPIO1_IO06__ENET1_MDIO | MUX_PAD_CTRL(MDIO_PAD_CTRL),
45 MX6_PAD_GPIO1_IO07__ENET1_MDC | MUX_PAD_CTRL(MDIO_PAD_CTRL),
46 MX6_PAD_ENET1_RX_ER__ENET1_RX_ER | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
47 MX6_PAD_ENET1_RX_EN__ENET1_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
48 MX6_PAD_ENET1_RX_DATA1__ENET1_RDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
49 MX6_PAD_ENET1_RX_DATA0__ENET1_RDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
50 MX6_PAD_ENET1_TX_DATA0__ENET1_TDATA00 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
51 MX6_PAD_ENET1_TX_DATA1__ENET1_TDATA01 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
52 MX6_PAD_ENET1_TX_EN__ENET1_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
53 /* PHY Int */
54 MX6_PAD_NAND_DQS__GPIO4_IO16 | MUX_PAD_CTRL(ENET_PAD_CTRL_PU),
55 /* PHY Reset */
56 MX6_PAD_NAND_DATA00__GPIO4_IO02 | MUX_PAD_CTRL(ENET_PAD_CTRL_PD),
57 MX6_PAD_ENET1_TX_CLK__ENET1_REF_CLK1 | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
58};
59
60int board_phy_config(struct phy_device *phydev)
61{
62 phy_write(phydev, MDIO_DEVAD_NONE, 0x1f, 0x8190);
63
64 if (phydev->drv->config)
65 phydev->drv->config(phydev);
66
67 return 0;
68}
69
70int board_eth_init(bd_t *bis)
71{
72 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
73 struct gpio_desc rst;
74 int ret;
75
76 /* Use 50M anatop loopback REF_CLK1 for ENET1,
77 * clear gpr1[13], set gpr1[17] */
78 clrsetbits_le32(&iomuxc_regs->gpr[1], IOMUX_GPR1_FEC1_MASK,
79 IOMUX_GPR1_FEC1_CLOCK_MUX1_SEL_MASK);
80
81 ret = enable_fec_anatop_clock(0, ENET_50MHZ);
82 if (ret)
83 return ret;
84
85 enable_enet_clk(1);
86
87 imx_iomux_v3_setup_multiple_pads(fec1_pads, ARRAY_SIZE(fec1_pads));
88
89 ret = dm_gpio_lookup_name("GPIO4_2", &rst);
90 if (ret) {
91 printf("Cannot get GPIO4_2\n");
92 return ret;
93 }
94
95 ret = dm_gpio_request(&rst, "phy-rst");
96 if (ret) {
97 printf("Cannot request GPIO4_2\n");
98 return ret;
99 }
100
101 dm_gpio_set_dir_flags(&rst, GPIOD_IS_OUT);
102 dm_gpio_set_value(&rst, 0);
103 udelay(1000);
104 dm_gpio_set_value(&rst, 1);
105
106 return fecmxc_initialize(bis);
107}
108#endif /* CONFIG_FEC_MXC */
109
110int board_init(void)
111{
112 /* Address of boot parameters */
113 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
114
115 return 0;
116}
117
118int __weak opos6ul_board_late_init(void)
119{
120 return 0;
121}
122
123int board_late_init(void)
124{
125 struct src *psrc = (struct src *)SRC_BASE_ADDR;
126 unsigned reg = readl(&psrc->sbmr2);
127
128 /* In bootstrap don't use the env vars */
129 if (((reg & 0x3000000) >> 24) == 0x1) {
Simon Glass97385862019-08-01 09:47:00 -0600130 env_set_default(NULL, 0);
Simon Glass6a38e412017-08-03 12:22:09 -0600131 env_set("preboot", "");
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100132 }
133
134 return opos6ul_board_late_init();
135}
136
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100137int dram_init(void)
138{
139 gd->ram_size = imx_ddr_size();
140
141 return 0;
142}
143
144#ifdef CONFIG_SPL_BUILD
145#include <asm/arch/mx6-ddr.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +0900146#include <linux/libfdt.h>
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100147#include <spl.h>
148
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100149static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
150 .grp_addds = 0x00000030,
151 .grp_ddrmode_ctl = 0x00020000,
152 .grp_b0ds = 0x00000030,
153 .grp_ctlds = 0x00000030,
154 .grp_b1ds = 0x00000030,
155 .grp_ddrpke = 0x00000000,
156 .grp_ddrmode = 0x00020000,
157 .grp_ddr_type = 0x000c0000,
158};
159
160static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
161 .dram_dqm0 = 0x00000030,
162 .dram_dqm1 = 0x00000030,
163 .dram_ras = 0x00000030,
164 .dram_cas = 0x00000030,
165 .dram_odt0 = 0x00000030,
166 .dram_odt1 = 0x00000030,
167 .dram_sdba2 = 0x00000000,
168 .dram_sdclk_0 = 0x00000008,
169 .dram_sdqs0 = 0x00000038,
170 .dram_sdqs1 = 0x00000030,
171 .dram_reset = 0x00000030,
172};
173
174static struct mx6_mmdc_calibration mx6_mmcd_calib = {
175 .p0_mpwldectrl0 = 0x00070007,
176 .p0_mpdgctrl0 = 0x41490145,
177 .p0_mprddlctl = 0x40404546,
178 .p0_mpwrdlctl = 0x4040524D,
179};
180
181struct mx6_ddr_sysinfo ddr_sysinfo = {
182 .dsize = 0,
183 .cs_density = 20,
184 .ncs = 1,
185 .cs1_mirror = 0,
186 .rtt_wr = 2,
187 .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
188 .walat = 1, /* Write additional latency */
189 .ralat = 5, /* Read additional latency */
190 .mif3_mode = 3, /* Command prediction working mode */
191 .bi_on = 1, /* Bank interleaving enabled */
192 .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
193 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
194 .ddr_type = DDR_TYPE_DDR3,
Sébastien Szymanski943d8b52019-05-14 13:33:46 +0200195 .refsel = 1, /* Refresh cycles at 32KHz */
196 .refr = 7, /* 8 refreshes commands per refresh cycle */
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100197};
198
199static struct mx6_ddr3_cfg mem_ddr = {
200 .mem_speed = 800,
201 .density = 2,
202 .width = 16,
203 .banks = 8,
204 .rowaddr = 14,
205 .coladdr = 10,
206 .pagesz = 2,
207 .trcd = 1500,
208 .trcmin = 5250,
209 .trasmin = 3750,
210};
211
Sébastien Szymanski016f0052018-04-17 17:29:32 +0200212void board_boot_order(u32 *spl_boot_list)
213{
214 unsigned int bmode = readl(&src_base->sbmr2);
215
216 if (((bmode >> 24) & 0x03) == 0x01) /* Serial Downloader */
217 spl_boot_list[0] = BOOT_DEVICE_UART;
218 else
219 spl_boot_list[0] = spl_boot_device();
220}
221
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100222static void ccgr_init(void)
223{
224 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
225
226 writel(0xFFFFFFFF, &ccm->CCGR0);
227 writel(0xFFFFFFFF, &ccm->CCGR1);
228 writel(0xFFFFFFFF, &ccm->CCGR2);
229 writel(0xFFFFFFFF, &ccm->CCGR3);
230 writel(0xFFFFFFFF, &ccm->CCGR4);
231 writel(0xFFFFFFFF, &ccm->CCGR5);
232 writel(0xFFFFFFFF, &ccm->CCGR6);
233 writel(0xFFFFFFFF, &ccm->CCGR7);
234}
235
236static void spl_dram_init(void)
237{
238 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
239 struct fuse_bank *bank = &ocotp->bank[4];
240 struct fuse_bank4_regs *fuse =
241 (struct fuse_bank4_regs *)bank->fuse_regs;
242 int reg = readl(&fuse->gp1);
243
244 /* 512MB of RAM */
245 if (reg & 0x1) {
246 mem_ddr.density = 4;
247 mem_ddr.rowaddr = 15;
248 mem_ddr.trcd = 1375;
249 mem_ddr.trcmin = 4875;
250 mem_ddr.trasmin = 3500;
251 }
252
253 mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
254 mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
255}
256
Sébastien Szymanski1f29ce52018-04-17 17:29:31 +0200257void spl_board_init(void)
258{
259 preloader_console_init();
260}
261
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100262void board_init_f(ulong dummy)
263{
264 ccgr_init();
265
266 /* setup AIPS and disable watchdog */
267 arch_cpu_init();
268
269 /* setup GP timer */
270 timer_init();
271
Sébastien Szymanskia7762e42017-03-07 14:33:25 +0100272 /* DDR initialization */
273 spl_dram_init();
274}
275#endif /* CONFIG_SPL_BUILD */