blob: 53e0be3de472f399d55e458aa48f6ef0067a2937 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenk0669d4d2002-09-17 20:57:30 +00002/*
wdenk1ebf41e2004-01-02 14:00:00 +00003 * (C) Copyright 2000-2004
wdenk0669d4d2002-09-17 20:57:30 +00004 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk0669d4d2002-09-17 20:57:30 +00005 */
6
7/*
8 * mpc8xx.h
9 *
10 * MPC8xx specific definitions
11 */
12
13#ifndef __MPCXX_H__
14#define __MPCXX_H__
15
wdenk0669d4d2002-09-17 20:57:30 +000016/*-----------------------------------------------------------------------
17 * Exception offsets (PowerPC standard)
18 */
19#define EXC_OFF_SYS_RESET 0x0100 /* System reset */
Rafal Jaworowski06244e42007-06-22 14:58:04 +020020#define _START_OFFSET EXC_OFF_SYS_RESET
wdenk0669d4d2002-09-17 20:57:30 +000021
22/*-----------------------------------------------------------------------
23 * SYPCR - System Protection Control Register 11-9
24 */
wdenk4e112c12003-06-03 23:54:09 +000025#define SYPCR_SWTC 0xFFFF0000 /* Software Watchdog Timer Count */
26#define SYPCR_BMT 0x0000FF00 /* Bus Monitor Timing */
wdenk0669d4d2002-09-17 20:57:30 +000027#define SYPCR_BME 0x00000080 /* Bus Monitor Enable */
28#define SYPCR_SWF 0x00000008 /* Software Watchdog Freeze */
29#define SYPCR_SWE 0x00000004 /* Software Watchdog Enable */
30#define SYPCR_SWRI 0x00000002 /* Software Watchdog Reset/Int Select */
31#define SYPCR_SWP 0x00000001 /* Software Watchdog Prescale */
32
33/*-----------------------------------------------------------------------
34 * SIUMCR - SIU Module Configuration Register 11-6
35 */
36#define SIUMCR_EARB 0x80000000 /* External Arbitration */
37#define SIUMCR_EARP0 0x00000000 /* External Arbi. Request priority 0 */
38#define SIUMCR_EARP1 0x10000000 /* External Arbi. Request priority 1 */
39#define SIUMCR_EARP2 0x20000000 /* External Arbi. Request priority 2 */
40#define SIUMCR_EARP3 0x30000000 /* External Arbi. Request priority 3 */
41#define SIUMCR_EARP4 0x40000000 /* External Arbi. Request priority 4 */
42#define SIUMCR_EARP5 0x50000000 /* External Arbi. Request priority 5 */
43#define SIUMCR_EARP6 0x60000000 /* External Arbi. Request priority 6 */
44#define SIUMCR_EARP7 0x70000000 /* External Arbi. Request priority 7 */
45#define SIUMCR_DSHW 0x00800000 /* Data Showcycles */
46#define SIUMCR_DBGC00 0x00000000 /* Debug pins configuration */
47#define SIUMCR_DBGC01 0x00200000 /* - " - */
48#define SIUMCR_DBGC10 0x00400000 /* - " - */
49#define SIUMCR_DBGC11 0x00600000 /* - " - */
50#define SIUMCR_DBPC00 0x00000000 /* Debug Port pins Config. */
51#define SIUMCR_DBPC01 0x00080000 /* - " - */
52#define SIUMCR_DBPC10 0x00100000 /* - " - */
53#define SIUMCR_DBPC11 0x00180000 /* - " - */
54#define SIUMCR_FRC 0x00020000 /* FRZ pin Configuration */
55#define SIUMCR_DLK 0x00010000 /* Debug Register Lock */
56#define SIUMCR_PNCS 0x00008000 /* Parity Non-mem Crtl reg */
57#define SIUMCR_OPAR 0x00004000 /* Odd Parity */
58#define SIUMCR_DPC 0x00002000 /* Data Parity pins Config. */
59#define SIUMCR_MPRE 0x00001000 /* Multi CPU Reserva. Enable */
60#define SIUMCR_MLRC00 0x00000000 /* Multi Level Reserva. Ctrl */
61#define SIUMCR_MLRC01 0x00000400 /* - " - */
62#define SIUMCR_MLRC10 0x00000800 /* - " - */
wdenk4e112c12003-06-03 23:54:09 +000063#define SIUMCR_MLRC11 0x00000C00 /* - " - */
wdenk0669d4d2002-09-17 20:57:30 +000064#define SIUMCR_AEME 0x00000200 /* Asynchro External Master */
65#define SIUMCR_SEME 0x00000100 /* Synchro External Master */
66#define SIUMCR_BSC 0x00000080 /* Byte Select Configuration */
67#define SIUMCR_GB5E 0x00000040 /* GPL_B(5) Enable */
68#define SIUMCR_B2DD 0x00000020 /* Bank 2 Double Drive */
69#define SIUMCR_B3DD 0x00000010 /* Bank 3 Double Drive */
70
71/*-----------------------------------------------------------------------
72 * TBSCR - Time Base Status and Control Register 11-26
73 */
74#define TBSCR_TBIRQ7 0x8000 /* Time Base Interrupt Request 7 */
75#define TBSCR_TBIRQ6 0x4000 /* Time Base Interrupt Request 6 */
76#define TBSCR_TBIRQ5 0x2000 /* Time Base Interrupt Request 5 */
77#define TBSCR_TBIRQ4 0x1000 /* Time Base Interrupt Request 4 */
78#define TBSCR_TBIRQ3 0x0800 /* Time Base Interrupt Request 3 */
79#define TBSCR_TBIRQ2 0x0400 /* Time Base Interrupt Request 2 */
80#define TBSCR_TBIRQ1 0x0200 /* Time Base Interrupt Request 1 */
81#define TBSCR_TBIRQ0 0x0100 /* Time Base Interrupt Request 0 */
Christophe Leroyb3510fb2018-03-16 17:20:41 +010082#if 0 /* already in asm/immap_8xx.h */
wdenk0669d4d2002-09-17 20:57:30 +000083#define TBSCR_REFA 0x0080 /* Reference Interrupt Status A */
84#define TBSCR_REFB 0x0040 /* Reference Interrupt Status B */
85#define TBSCR_REFAE 0x0008 /* Second Interrupt Enable A */
86#define TBSCR_REFBE 0x0004 /* Second Interrupt Enable B */
87#define TBSCR_TBF 0x0002 /* Time Base Freeze */
88#define TBSCR_TBE 0x0001 /* Time Base Enable */
89#endif
90
91/*-----------------------------------------------------------------------
92 * PISCR - Periodic Interrupt Status and Control Register 11-31
93 */
94#undef PISCR_PIRQ /* TBD */
95#define PISCR_PITF 0x0002 /* Periodic Interrupt Timer Freeze */
Christophe Leroyb3510fb2018-03-16 17:20:41 +010096#if 0 /* already in asm/immap_8xx.h */
wdenk0669d4d2002-09-17 20:57:30 +000097#define PISCR_PS 0x0080 /* Periodic interrupt Status */
98#define PISCR_PIE 0x0004 /* Periodic Interrupt Enable */
99#define PISCR_PTE 0x0001 /* Periodic Timer Enable */
100#endif
101
102/*-----------------------------------------------------------------------
wdenkd9fce812003-06-28 17:24:46 +0000103 * RSR - Reset Status Register 5-4
104 */
105#define RSR_JTRS 0x01000000 /* JTAG Reset Status */
wdenk2bb11052003-07-17 23:16:40 +0000106#define RSR_DBSRS 0x02000000 /* Debug Port Soft Reset Status */
107#define RSR_DBHRS 0x04000000 /* Debug Port Hard Reset Status */
wdenkd9fce812003-06-28 17:24:46 +0000108#define RSR_CSRS 0x08000000 /* Check Stop Reset Status */
109#define RSR_SWRS 0x10000000 /* Software Watchdog Reset Status*/
110#define RSR_LLRS 0x20000000 /* Loss-of-Lock Reset Status */
111#define RSR_ESRS 0x40000000 /* External Soft Reset Status */
112#define RSR_EHRS 0x80000000 /* External Hard Reset Status */
113
114#define RSR_ALLBITS (RSR_JTRS|RSR_DBSRS|RSR_DBHRS|RSR_CSRS|RSR_SWRS|RSR_LLRS|RSR_ESRS|RSR_EHRS)
115
116/*-----------------------------------------------------------------------
wdenkad276f22004-01-04 16:28:35 +0000117 * Newer chips (MPC866 family and MPC87x/88x family) have different
118 * clock distribution system. Their IMMR lower half is >= 0x0800
119 */
120#define MPC8xx_NEW_CLK 0x0800
121
122/*-----------------------------------------------------------------------
wdenk0669d4d2002-09-17 20:57:30 +0000123 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
124 */
wdenkad276f22004-01-04 16:28:35 +0000125/* Newer chips (MPC866/87x/88x et al) defines */
wdenk1ebf41e2004-01-02 14:00:00 +0000126#define PLPRCR_MFN_MSK 0xF8000000 /* Multiplication factor numerator bits */
127#define PLPRCR_MFN_SHIFT 27 /* Multiplication factor numerator shift*/
128#define PLPRCR_MFD_MSK 0x07C00000 /* Multiplication factor denominator bits */
129#define PLPRCR_MFD_SHIFT 22 /* Multiplication factor denominator shift*/
wdenke58b0dc2003-07-27 00:21:01 +0000130#define PLPRCR_S_MSK 0x00300000 /* Multiplication factor integer bits */
wdenk1ebf41e2004-01-02 14:00:00 +0000131#define PLPRCR_S_SHIFT 20 /* Multiplication factor integer shift */
132#define PLPRCR_MFI_MSK 0x000F0000 /* Multiplication factor integer bits */
133#define PLPRCR_MFI_SHIFT 16 /* Multiplication factor integer shift */
wdenkad276f22004-01-04 16:28:35 +0000134
135#define PLPRCR_PDF_MSK 0x0000001E /* Predivision Factor bits */
136#define PLPRCR_PDF_SHIFT 1 /* Predivision Factor shift value */
137#define PLPRCR_DBRMO 0x00000001 /* DPLL BRM Order bit */
138
139/* Multiplication factor + PDF bits */
140#define PLPRCR_MFACT_MSK (PLPRCR_MFN_MSK | \
141 PLPRCR_MFD_MSK | \
142 PLPRCR_S_MSK | \
143 PLPRCR_MFI_MSK | \
144 PLPRCR_PDF_MSK)
145
wdenkad276f22004-01-04 16:28:35 +0000146/* Common defines */
147#define PLPRCR_TEXPS 0x00004000 /* TEXP Status */
148#define PLPRCR_CSRC 0x00000400 /* Clock Source */
149
wdenk0669d4d2002-09-17 20:57:30 +0000150#define PLPRCR_CSR 0x00000080 /* CheskStop Reset value */
151#define PLPRCR_LOLRE 0x00000040 /* Loss Of Lock Reset Enable */
152#define PLPRCR_FIOPD 0x00000020 /* Force I/O Pull Down */
153
154/*-----------------------------------------------------------------------
155 * SCCR - System Clock and reset Control Register 15-27
156 */
157#define SCCR_COM00 0x00000000 /* full strength CLKOUT output buffer */
158#define SCCR_COM01 0x20000000 /* half strength CLKOUT output buffer */
159#define SCCR_COM10 0x40000000 /* reserved */
160#define SCCR_COM11 0x60000000 /* CLKOUT output buffer disabled */
161#define SCCR_TBS 0x02000000 /* Time Base Source */
162#define SCCR_RTDIV 0x01000000 /* RTC Clock Divide */
163#define SCCR_RTSEL 0x00800000 /* RTC circuit input source select */
164#define SCCR_CRQEN 0x00400000 /* CPM Request Enable */
165#define SCCR_PRQEN 0x00200000 /* Power Management Request Enable */
166#define SCCR_EBDF00 0x00000000 /* CLKOUT is GCLK2 / 1 (normal op.) */
167#define SCCR_EBDF01 0x00020000 /* CLKOUT is GCLK2 / 2 */
168#define SCCR_EBDF10 0x00040000 /* reserved */
169#define SCCR_EBDF11 0x00060000 /* reserved */
170#define SCCR_DFSYNC00 0x00000000 /* SyncCLK division by 1 (normal op.) */
171#define SCCR_DFSYNC01 0x00002000 /* SyncCLK division by 4 */
172#define SCCR_DFSYNC10 0x00004000 /* SyncCLK division by 16 */
173#define SCCR_DFSYNC11 0x00006000 /* SyncCLK division by 64 */
174#define SCCR_DFBRG00 0x00000000 /* BRGCLK division by 1 (normal op.) */
175#define SCCR_DFBRG01 0x00000800 /* BRGCLK division by 4 */
176#define SCCR_DFBRG10 0x00001000 /* BRGCLK division by 16 */
177#define SCCR_DFBRG11 0x00001800 /* BRGCLK division by 64 */
178#define SCCR_DFNL000 0x00000000 /* Division by 2 (default = minimum) */
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200179#define SCCR_DFNL001 0x00000100 /* Division by 4 */
180#define SCCR_DFNL010 0x00000200 /* Division by 8 */
181#define SCCR_DFNL011 0x00000300 /* Division by 16 */
182#define SCCR_DFNL100 0x00000400 /* Division by 32 */
183#define SCCR_DFNL101 0x00000500 /* Division by 64 */
184#define SCCR_DFNL110 0x00000600 /* Division by 128 */
wdenk0669d4d2002-09-17 20:57:30 +0000185#define SCCR_DFNL111 0x00000700 /* Division by 256 (maximum) */
186#define SCCR_DFNH000 0x00000000 /* Division by 1 (default = minimum) */
187#define SCCR_DFNH110 0x000000D0 /* Division by 64 (maximum) */
188#define SCCR_DFNH111 0x000000E0 /* reserved */
189#define SCCR_DFLCD000 0x00000000 /* Division by 1 (default = minimum) */
190#define SCCR_DFLCD001 0x00000004 /* Division by 2 */
191#define SCCR_DFLCD010 0x00000008 /* Division by 4 */
192#define SCCR_DFLCD011 0x0000000C /* Division by 8 */
193#define SCCR_DFLCD100 0x00000010 /* Division by 16 */
194#define SCCR_DFLCD101 0x00000014 /* Division by 32 */
195#define SCCR_DFLCD110 0x00000018 /* Division by 64 (maximum) */
196#define SCCR_DFLCD111 0x0000001C /* reserved */
197#define SCCR_DFALCD00 0x00000000 /* Division by 1 (default = minimum) */
198#define SCCR_DFALCD01 0x00000001 /* Division by 3 */
199#define SCCR_DFALCD10 0x00000002 /* Division by 5 */
200#define SCCR_DFALCD11 0x00000003 /* Division by 7 (maximum) */
201
wdenk0669d4d2002-09-17 20:57:30 +0000202/*-----------------------------------------------------------------------
203 * BR - Memory Controler: Base Register 16-9
204 */
wdenk4e112c12003-06-03 23:54:09 +0000205#define BR_BA_MSK 0xFFFF8000 /* Base Address Mask */
wdenk0669d4d2002-09-17 20:57:30 +0000206#define BR_AT_MSK 0x00007000 /* Address Type Mask */
wdenk4e112c12003-06-03 23:54:09 +0000207#define BR_PS_MSK 0x00000C00 /* Port Size Mask */
wdenk0669d4d2002-09-17 20:57:30 +0000208#define BR_PS_32 0x00000000 /* 32 bit port size */
209#define BR_PS_16 0x00000800 /* 16 bit port size */
210#define BR_PS_8 0x00000400 /* 8 bit port size */
211#define BR_PARE 0x00000200 /* Parity Enable */
212#define BR_WP 0x00000100 /* Write Protect */
wdenk4e112c12003-06-03 23:54:09 +0000213#define BR_MS_MSK 0x000000C0 /* Machine Select Mask */
wdenk0669d4d2002-09-17 20:57:30 +0000214#define BR_MS_GPCM 0x00000000 /* G.P.C.M. Machine Select */
215#define BR_MS_UPMA 0x00000080 /* U.P.M.A Machine Select */
wdenk4e112c12003-06-03 23:54:09 +0000216#define BR_MS_UPMB 0x000000C0 /* U.P.M.B Machine Select */
wdenk0669d4d2002-09-17 20:57:30 +0000217#define BR_V 0x00000001 /* Bank Valid */
218
219/*-----------------------------------------------------------------------
220 * OR - Memory Controler: Option Register 16-11
221 */
wdenk4e112c12003-06-03 23:54:09 +0000222#define OR_AM_MSK 0xFFFF8000 /* Address Mask Mask */
wdenk0669d4d2002-09-17 20:57:30 +0000223#define OR_ATM_MSK 0x00007000 /* Address Type Mask Mask */
224#define OR_CSNT_SAM 0x00000800 /* Chip Select Negation Time/ Start */
225 /* Address Multiplex */
226#define OR_ACS_MSK 0x00000600 /* Address to Chip Select Setup mask */
227#define OR_ACS_DIV1 0x00000000 /* CS is output at the same time */
228#define OR_ACS_DIV4 0x00000400 /* CS is output 1/4 a clock later */
229#define OR_ACS_DIV2 0x00000600 /* CS is output 1/2 a clock later */
230#define OR_G5LA 0x00000400 /* Output #GPL5 on #GPL_A5 */
231#define OR_G5LS 0x00000200 /* Drive #GPL high on falling edge of...*/
232#define OR_BI 0x00000100 /* Burst inhibit */
wdenk4e112c12003-06-03 23:54:09 +0000233#define OR_SCY_MSK 0x000000F0 /* Cycle Lenght in Clocks */
wdenk0669d4d2002-09-17 20:57:30 +0000234#define OR_SCY_0_CLK 0x00000000 /* 0 clock cycles wait states */
235#define OR_SCY_1_CLK 0x00000010 /* 1 clock cycles wait states */
236#define OR_SCY_2_CLK 0x00000020 /* 2 clock cycles wait states */
237#define OR_SCY_3_CLK 0x00000030 /* 3 clock cycles wait states */
238#define OR_SCY_4_CLK 0x00000040 /* 4 clock cycles wait states */
239#define OR_SCY_5_CLK 0x00000050 /* 5 clock cycles wait states */
240#define OR_SCY_6_CLK 0x00000060 /* 6 clock cycles wait states */
241#define OR_SCY_7_CLK 0x00000070 /* 7 clock cycles wait states */
242#define OR_SCY_8_CLK 0x00000080 /* 8 clock cycles wait states */
243#define OR_SCY_9_CLK 0x00000090 /* 9 clock cycles wait states */
wdenk4e112c12003-06-03 23:54:09 +0000244#define OR_SCY_10_CLK 0x000000A0 /* 10 clock cycles wait states */
245#define OR_SCY_11_CLK 0x000000B0 /* 11 clock cycles wait states */
246#define OR_SCY_12_CLK 0x000000C0 /* 12 clock cycles wait states */
247#define OR_SCY_13_CLK 0x000000D0 /* 13 clock cycles wait states */
248#define OR_SCY_14_CLK 0x000000E0 /* 14 clock cycles wait states */
249#define OR_SCY_15_CLK 0x000000F0 /* 15 clock cycles wait states */
wdenk0669d4d2002-09-17 20:57:30 +0000250#define OR_SETA 0x00000008 /* External Transfer Acknowledge */
251#define OR_TRLX 0x00000004 /* Timing Relaxed */
252#define OR_EHTR 0x00000002 /* Extended Hold Time on Read */
253
wdenk0669d4d2002-09-17 20:57:30 +0000254/*-----------------------------------------------------------------------
255 * MPTPR - Memory Periodic Timer Prescaler Register 16-17
256 */
wdenk4e112c12003-06-03 23:54:09 +0000257#define MPTPR_PTP_MSK 0xFF00 /* Periodic Timers Prescaler Mask */
wdenk0669d4d2002-09-17 20:57:30 +0000258#define MPTPR_PTP_DIV2 0x2000 /* BRGCLK divided by 2 */
259#define MPTPR_PTP_DIV4 0x1000 /* BRGCLK divided by 4 */
260#define MPTPR_PTP_DIV8 0x0800 /* BRGCLK divided by 8 */
261#define MPTPR_PTP_DIV16 0x0400 /* BRGCLK divided by 16 */
262#define MPTPR_PTP_DIV32 0x0200 /* BRGCLK divided by 32 */
263#define MPTPR_PTP_DIV64 0x0100 /* BRGCLK divided by 64 */
264
265/*-----------------------------------------------------------------------
266 * MCR - Memory Command Register
267 */
268#define MCR_OP_WRITE 0x00000000 /* WRITE command */
wdenk2bb11052003-07-17 23:16:40 +0000269#define MCR_OP_READ 0x40000000 /* READ command */
270#define MCR_OP_RUN 0x80000000 /* RUN command */
wdenk0669d4d2002-09-17 20:57:30 +0000271#define MCR_UPM_A 0x00000000 /* Select UPM A */
272#define MCR_UPM_B 0x00800000 /* Select UPM B */
273#define MCR_MB_CS0 0x00000000 /* Use Chip Select /CS0 */
274#define MCR_MB_CS1 0x00002000 /* Use Chip Select /CS1 */
275#define MCR_MB_CS2 0x00004000 /* Use Chip Select /CS2 */
276#define MCR_MB_CS3 0x00006000 /* Use Chip Select /CS3 */
277#define MCR_MB_CS4 0x00008000 /* Use Chip Select /CS4 */
278#define MCR_MB_CS5 0x0000A000 /* Use Chip Select /CS5 */
279#define MCR_MB_CS6 0x0000C000 /* Use Chip Select /CS6 */
280#define MCR_MB_CS7 0x0000E000 /* Use Chip Select /CS7 */
281#define MCR_MLCF(n) (((n)&0xF)<<8) /* Memory Command Loop Count Field */
282#define MCR_MAD(addr) ((addr)&0x3F) /* Memory Array Index */
283
284/*-----------------------------------------------------------------------
285 * Machine A Mode Register 16-13
286 */
wdenk4e112c12003-06-03 23:54:09 +0000287#define MAMR_PTA_MSK 0xFF000000 /* Periodic Timer A period mask */
wdenk0669d4d2002-09-17 20:57:30 +0000288#define MAMR_PTA_SHIFT 0x00000018 /* Periodic Timer A period shift */
289#define MAMR_PTAE 0x00800000 /* Periodic Timer A Enable */
290#define MAMR_AMA_MSK 0x00700000 /* Addess Multiplexing size A */
291#define MAMR_AMA_TYPE_0 0x00000000 /* Addess Multiplexing Type 0 */
292#define MAMR_AMA_TYPE_1 0x00100000 /* Addess Multiplexing Type 1 */
293#define MAMR_AMA_TYPE_2 0x00200000 /* Addess Multiplexing Type 2 */
294#define MAMR_AMA_TYPE_3 0x00300000 /* Addess Multiplexing Type 3 */
295#define MAMR_AMA_TYPE_4 0x00400000 /* Addess Multiplexing Type 4 */
296#define MAMR_AMA_TYPE_5 0x00500000 /* Addess Multiplexing Type 5 */
297#define MAMR_DSA_MSK 0x00060000 /* Disable Timer period mask */
298#define MAMR_DSA_1_CYCL 0x00000000 /* 1 cycle Disable Period */
299#define MAMR_DSA_2_CYCL 0x00020000 /* 2 cycle Disable Period */
300#define MAMR_DSA_3_CYCL 0x00040000 /* 3 cycle Disable Period */
301#define MAMR_DSA_4_CYCL 0x00060000 /* 4 cycle Disable Period */
wdenk4e112c12003-06-03 23:54:09 +0000302#define MAMR_G0CLA_MSK 0x0000E000 /* General Line 0 Control A */
wdenk0669d4d2002-09-17 20:57:30 +0000303#define MAMR_G0CLA_A12 0x00000000 /* General Line 0 : A12 */
304#define MAMR_G0CLA_A11 0x00002000 /* General Line 0 : A11 */
305#define MAMR_G0CLA_A10 0x00004000 /* General Line 0 : A10 */
306#define MAMR_G0CLA_A9 0x00006000 /* General Line 0 : A9 */
307#define MAMR_G0CLA_A8 0x00008000 /* General Line 0 : A8 */
wdenk4e112c12003-06-03 23:54:09 +0000308#define MAMR_G0CLA_A7 0x0000A000 /* General Line 0 : A7 */
309#define MAMR_G0CLA_A6 0x0000C000 /* General Line 0 : A6 */
310#define MAMR_G0CLA_A5 0x0000E000 /* General Line 0 : A5 */
wdenk0669d4d2002-09-17 20:57:30 +0000311#define MAMR_GPL_A4DIS 0x00001000 /* GPL_A4 ouput line Disable */
wdenk4e112c12003-06-03 23:54:09 +0000312#define MAMR_RLFA_MSK 0x00000F00 /* Read Loop Field A mask */
wdenk0669d4d2002-09-17 20:57:30 +0000313#define MAMR_RLFA_1X 0x00000100 /* The Read Loop is executed 1 time */
314#define MAMR_RLFA_2X 0x00000200 /* The Read Loop is executed 2 times */
315#define MAMR_RLFA_3X 0x00000300 /* The Read Loop is executed 3 times */
316#define MAMR_RLFA_4X 0x00000400 /* The Read Loop is executed 4 times */
317#define MAMR_RLFA_5X 0x00000500 /* The Read Loop is executed 5 times */
318#define MAMR_RLFA_6X 0x00000600 /* The Read Loop is executed 6 times */
319#define MAMR_RLFA_7X 0x00000700 /* The Read Loop is executed 7 times */
320#define MAMR_RLFA_8X 0x00000800 /* The Read Loop is executed 8 times */
321#define MAMR_RLFA_9X 0x00000900 /* The Read Loop is executed 9 times */
wdenk4e112c12003-06-03 23:54:09 +0000322#define MAMR_RLFA_10X 0x00000A00 /* The Read Loop is executed 10 times */
323#define MAMR_RLFA_11X 0x00000B00 /* The Read Loop is executed 11 times */
324#define MAMR_RLFA_12X 0x00000C00 /* The Read Loop is executed 12 times */
325#define MAMR_RLFA_13X 0x00000D00 /* The Read Loop is executed 13 times */
326#define MAMR_RLFA_14X 0x00000E00 /* The Read Loop is executed 14 times */
327#define MAMR_RLFA_15X 0x00000F00 /* The Read Loop is executed 15 times */
wdenk0669d4d2002-09-17 20:57:30 +0000328#define MAMR_RLFA_16X 0x00000000 /* The Read Loop is executed 16 times */
wdenk4e112c12003-06-03 23:54:09 +0000329#define MAMR_WLFA_MSK 0x000000F0 /* Write Loop Field A mask */
wdenk0669d4d2002-09-17 20:57:30 +0000330#define MAMR_WLFA_1X 0x00000010 /* The Write Loop is executed 1 time */
331#define MAMR_WLFA_2X 0x00000020 /* The Write Loop is executed 2 times */
332#define MAMR_WLFA_3X 0x00000030 /* The Write Loop is executed 3 times */
333#define MAMR_WLFA_4X 0x00000040 /* The Write Loop is executed 4 times */
334#define MAMR_WLFA_5X 0x00000050 /* The Write Loop is executed 5 times */
335#define MAMR_WLFA_6X 0x00000060 /* The Write Loop is executed 6 times */
336#define MAMR_WLFA_7X 0x00000070 /* The Write Loop is executed 7 times */
337#define MAMR_WLFA_8X 0x00000080 /* The Write Loop is executed 8 times */
338#define MAMR_WLFA_9X 0x00000090 /* The Write Loop is executed 9 times */
wdenk4e112c12003-06-03 23:54:09 +0000339#define MAMR_WLFA_10X 0x000000A0 /* The Write Loop is executed 10 times */
340#define MAMR_WLFA_11X 0x000000B0 /* The Write Loop is executed 11 times */
341#define MAMR_WLFA_12X 0x000000C0 /* The Write Loop is executed 12 times */
342#define MAMR_WLFA_13X 0x000000D0 /* The Write Loop is executed 13 times */
343#define MAMR_WLFA_14X 0x000000E0 /* The Write Loop is executed 14 times */
344#define MAMR_WLFA_15X 0x000000F0 /* The Write Loop is executed 15 times */
wdenk0669d4d2002-09-17 20:57:30 +0000345#define MAMR_WLFA_16X 0x00000000 /* The Write Loop is executed 16 times */
wdenk4e112c12003-06-03 23:54:09 +0000346#define MAMR_TLFA_MSK 0x0000000F /* Timer Loop Field A mask */
wdenk0669d4d2002-09-17 20:57:30 +0000347#define MAMR_TLFA_1X 0x00000001 /* The Timer Loop is executed 1 time */
348#define MAMR_TLFA_2X 0x00000002 /* The Timer Loop is executed 2 times */
349#define MAMR_TLFA_3X 0x00000003 /* The Timer Loop is executed 3 times */
350#define MAMR_TLFA_4X 0x00000004 /* The Timer Loop is executed 4 times */
351#define MAMR_TLFA_5X 0x00000005 /* The Timer Loop is executed 5 times */
352#define MAMR_TLFA_6X 0x00000006 /* The Timer Loop is executed 6 times */
353#define MAMR_TLFA_7X 0x00000007 /* The Timer Loop is executed 7 times */
354#define MAMR_TLFA_8X 0x00000008 /* The Timer Loop is executed 8 times */
355#define MAMR_TLFA_9X 0x00000009 /* The Timer Loop is executed 9 times */
wdenk4e112c12003-06-03 23:54:09 +0000356#define MAMR_TLFA_10X 0x0000000A /* The Timer Loop is executed 10 times */
357#define MAMR_TLFA_11X 0x0000000B /* The Timer Loop is executed 11 times */
358#define MAMR_TLFA_12X 0x0000000C /* The Timer Loop is executed 12 times */
359#define MAMR_TLFA_13X 0x0000000D /* The Timer Loop is executed 13 times */
360#define MAMR_TLFA_14X 0x0000000E /* The Timer Loop is executed 14 times */
361#define MAMR_TLFA_15X 0x0000000F /* The Timer Loop is executed 15 times */
wdenk0669d4d2002-09-17 20:57:30 +0000362#define MAMR_TLFA_16X 0x00000000 /* The Timer Loop is executed 16 times */
363
364/*-----------------------------------------------------------------------
365 * Machine B Mode Register 16-13
366 */
wdenk2bb11052003-07-17 23:16:40 +0000367#define MBMR_PTB_MSK 0xFF000000 /* Periodic Timer B period mask */
368#define MBMR_PTB_SHIFT 0x00000018 /* Periodic Timer B period shift */
369#define MBMR_PTBE 0x00800000 /* Periodic Timer B Enable */
370#define MBMR_AMB_MSK 0x00700000 /* Addess Multiplex size B */
371#define MBMR_AMB_TYPE_0 0x00000000 /* Addess Multiplexing Type 0 */
372#define MBMR_AMB_TYPE_1 0x00100000 /* Addess Multiplexing Type 1 */
373#define MBMR_AMB_TYPE_2 0x00200000 /* Addess Multiplexing Type 2 */
374#define MBMR_AMB_TYPE_3 0x00300000 /* Addess Multiplexing Type 3 */
375#define MBMR_AMB_TYPE_4 0x00400000 /* Addess Multiplexing Type 4 */
376#define MBMR_AMB_TYPE_5 0x00500000 /* Addess Multiplexing Type 5 */
377#define MBMR_DSB_MSK 0x00060000 /* Disable Timer period mask */
378#define MBMR_DSB_1_CYCL 0x00000000 /* 1 cycle Disable Period */
379#define MBMR_DSB_2_CYCL 0x00020000 /* 2 cycle Disable Period */
380#define MBMR_DSB_3_CYCL 0x00040000 /* 3 cycle Disable Period */
381#define MBMR_DSB_4_CYCL 0x00060000 /* 4 cycle Disable Period */
382#define MBMR_G0CLB_MSK 0x0000E000 /* General Line 0 Control B */
383#define MBMR_G0CLB_A12 0x00000000 /* General Line 0 : A12 */
384#define MBMR_G0CLB_A11 0x00002000 /* General Line 0 : A11 */
385#define MBMR_G0CLB_A10 0x00004000 /* General Line 0 : A10 */
386#define MBMR_G0CLB_A9 0x00006000 /* General Line 0 : A9 */
387#define MBMR_G0CLB_A8 0x00008000 /* General Line 0 : A8 */
388#define MBMR_G0CLB_A7 0x0000A000 /* General Line 0 : A7 */
389#define MBMR_G0CLB_A6 0x0000C000 /* General Line 0 : A6 */
390#define MBMR_G0CLB_A5 0x0000E000 /* General Line 0 : A5 */
391#define MBMR_GPL_B4DIS 0x00001000 /* GPL_B4 ouput line Disable */
392#define MBMR_RLFB_MSK 0x00000F00 /* Read Loop Field B mask */
393#define MBMR_RLFB_1X 0x00000100 /* The Read Loop is executed 1 time */
394#define MBMR_RLFB_2X 0x00000200 /* The Read Loop is executed 2 times */
395#define MBMR_RLFB_3X 0x00000300 /* The Read Loop is executed 3 times */
396#define MBMR_RLFB_4X 0x00000400 /* The Read Loop is executed 4 times */
397#define MBMR_RLFB_5X 0x00000500 /* The Read Loop is executed 5 times */
398#define MBMR_RLFB_6X 0x00000600 /* The Read Loop is executed 6 times */
399#define MBMR_RLFB_7X 0x00000700 /* The Read Loop is executed 7 times */
400#define MBMR_RLFB_8X 0x00000800 /* The Read Loop is executed 8 times */
401#define MBMR_RLFB_9X 0x00000900 /* The Read Loop is executed 9 times */
402#define MBMR_RLFB_10X 0x00000A00 /* The Read Loop is executed 10 times */
403#define MBMR_RLFB_11X 0x00000B00 /* The Read Loop is executed 11 times */
404#define MBMR_RLFB_12X 0x00000C00 /* The Read Loop is executed 12 times */
405#define MBMR_RLFB_13X 0x00000D00 /* The Read Loop is executed 13 times */
406#define MBMR_RLFB_14X 0x00000E00 /* The Read Loop is executed 14 times */
407#define MBMR_RLFB_15X 0x00000f00 /* The Read Loop is executed 15 times */
408#define MBMR_RLFB_16X 0x00000000 /* The Read Loop is executed 16 times */
409#define MBMR_WLFB_MSK 0x000000F0 /* Write Loop Field B mask */
410#define MBMR_WLFB_1X 0x00000010 /* The Write Loop is executed 1 time */
411#define MBMR_WLFB_2X 0x00000020 /* The Write Loop is executed 2 times */
412#define MBMR_WLFB_3X 0x00000030 /* The Write Loop is executed 3 times */
413#define MBMR_WLFB_4X 0x00000040 /* The Write Loop is executed 4 times */
414#define MBMR_WLFB_5X 0x00000050 /* The Write Loop is executed 5 times */
415#define MBMR_WLFB_6X 0x00000060 /* The Write Loop is executed 6 times */
416#define MBMR_WLFB_7X 0x00000070 /* The Write Loop is executed 7 times */
417#define MBMR_WLFB_8X 0x00000080 /* The Write Loop is executed 8 times */
418#define MBMR_WLFB_9X 0x00000090 /* The Write Loop is executed 9 times */
419#define MBMR_WLFB_10X 0x000000A0 /* The Write Loop is executed 10 times */
420#define MBMR_WLFB_11X 0x000000B0 /* The Write Loop is executed 11 times */
421#define MBMR_WLFB_12X 0x000000C0 /* The Write Loop is executed 12 times */
422#define MBMR_WLFB_13X 0x000000D0 /* The Write Loop is executed 13 times */
423#define MBMR_WLFB_14X 0x000000E0 /* The Write Loop is executed 14 times */
424#define MBMR_WLFB_15X 0x000000F0 /* The Write Loop is executed 15 times */
425#define MBMR_WLFB_16X 0x00000000 /* The Write Loop is executed 16 times */
426#define MBMR_TLFB_MSK 0x0000000F /* Timer Loop Field B mask */
427#define MBMR_TLFB_1X 0x00000001 /* The Timer Loop is executed 1 time */
428#define MBMR_TLFB_2X 0x00000002 /* The Timer Loop is executed 2 times */
429#define MBMR_TLFB_3X 0x00000003 /* The Timer Loop is executed 3 times */
430#define MBMR_TLFB_4X 0x00000004 /* The Timer Loop is executed 4 times */
431#define MBMR_TLFB_5X 0x00000005 /* The Timer Loop is executed 5 times */
432#define MBMR_TLFB_6X 0x00000006 /* The Timer Loop is executed 6 times */
433#define MBMR_TLFB_7X 0x00000007 /* The Timer Loop is executed 7 times */
434#define MBMR_TLFB_8X 0x00000008 /* The Timer Loop is executed 8 times */
435#define MBMR_TLFB_9X 0x00000009 /* The Timer Loop is executed 9 times */
436#define MBMR_TLFB_10X 0x0000000A /* The Timer Loop is executed 10 times */
437#define MBMR_TLFB_11X 0x0000000B /* The Timer Loop is executed 11 times */
438#define MBMR_TLFB_12X 0x0000000C /* The Timer Loop is executed 12 times */
439#define MBMR_TLFB_13X 0x0000000D /* The Timer Loop is executed 13 times */
440#define MBMR_TLFB_14X 0x0000000E /* The Timer Loop is executed 14 times */
441#define MBMR_TLFB_15X 0x0000000F /* The Timer Loop is executed 15 times */
442#define MBMR_TLFB_16X 0x00000000 /* The Timer Loop is executed 16 times */
wdenk0669d4d2002-09-17 20:57:30 +0000443
444/*-----------------------------------------------------------------------
445 * Timer Global Configuration Register 18-8
446 */
447#define TGCR_CAS4 0x8000 /* Cascade Timer 3 and 4 */
448#define TGCR_FRZ4 0x4000 /* Freeze timer 4 */
wdenk2bb11052003-07-17 23:16:40 +0000449#define TGCR_STP4 0x2000 /* Stop timer 4 */
450#define TGCR_RST4 0x1000 /* Reset timer 4 */
wdenk0669d4d2002-09-17 20:57:30 +0000451#define TGCR_GM2 0x0800 /* Gate Mode for Pin 2 */
452#define TGCR_FRZ3 0x0400 /* Freeze timer 3 */
wdenk2bb11052003-07-17 23:16:40 +0000453#define TGCR_STP3 0x0200 /* Stop timer 3 */
454#define TGCR_RST3 0x0100 /* Reset timer 3 */
wdenk0669d4d2002-09-17 20:57:30 +0000455#define TGCR_CAS2 0x0080 /* Cascade Timer 1 and 2 */
456#define TGCR_FRZ2 0x0040 /* Freeze timer 2 */
wdenk2bb11052003-07-17 23:16:40 +0000457#define TGCR_STP2 0x0020 /* Stop timer 2 */
458#define TGCR_RST2 0x0010 /* Reset timer 2 */
wdenk0669d4d2002-09-17 20:57:30 +0000459#define TGCR_GM1 0x0008 /* Gate Mode for Pin 1 */
460#define TGCR_FRZ1 0x0004 /* Freeze timer 1 */
wdenk2bb11052003-07-17 23:16:40 +0000461#define TGCR_STP1 0x0002 /* Stop timer 1 */
462#define TGCR_RST1 0x0001 /* Reset timer 1 */
wdenk0669d4d2002-09-17 20:57:30 +0000463
wdenk0669d4d2002-09-17 20:57:30 +0000464/*-----------------------------------------------------------------------
465 * Timer Mode Register 18-9
466 */
wdenk2bb11052003-07-17 23:16:40 +0000467#define TMR_PS_MSK 0xFF00 /* Prescaler Value */
468#define TMR_PS_SHIFT 8 /* Prescaler position */
469#define TMR_CE_MSK 0x00C0 /* Capture Edge and Enable Interrupt */
470#define TMR_CE_INTR_DIS 0x0000 /* Disable Interrupt on capture event */
471#define TMR_CE_RISING 0x0040 /* Capture on Rising TINx edge only */
472#define TMR_CE_FALLING 0x0080 /* Capture on Falling TINx edge only */
473#define TMR_CE_ANY 0x00C0 /* Capture on any TINx edge */
474#define TMR_OM 0x0020 /* Output Mode */
475#define TMR_ORI 0x0010 /* Output Reference Interrupt Enable */
476#define TMR_FRR 0x0008 /* Free Run/Restart */
477#define TMR_ICLK_MSK 0x0006 /* Timer Input Clock Source mask */
478#define TMR_ICLK_IN_CAS 0x0000 /* Internally cascaded input */
479#define TMR_ICLK_IN_GEN 0x0002 /* Internal General system clock */
480#define TMR_ICLK_IN_GEN_DIV16 0x0004 /* Internal General system clk div 16 */
481#define TMR_ICLK_TIN_PIN 0x0006 /* TINx pin */
482#define TMR_GE 0x0001 /* Gate Enable */
wdenk0669d4d2002-09-17 20:57:30 +0000483
wdenk0669d4d2002-09-17 20:57:30 +0000484/*-----------------------------------------------------------------------
485 * I2C Controller Registers
486 */
wdenk2bb11052003-07-17 23:16:40 +0000487#define I2MOD_REVD 0x20 /* Reverese Data */
wdenk0669d4d2002-09-17 20:57:30 +0000488#define I2MOD_GCD 0x10 /* General Call Disable */
489#define I2MOD_FLT 0x08 /* Clock Filter */
490#define I2MOD_PDIV32 0x00 /* Pre-Divider 32 */
491#define I2MOD_PDIV16 0x02 /* Pre-Divider 16 */
wdenk2bb11052003-07-17 23:16:40 +0000492#define I2MOD_PDIV8 0x04 /* Pre-Divider 8 */
493#define I2MOD_PDIV4 0x06 /* Pre-Divider 4 */
wdenk0669d4d2002-09-17 20:57:30 +0000494#define I2MOD_EN 0x01 /* Enable */
495
wdenk2bb11052003-07-17 23:16:40 +0000496#define I2CER_TXE 0x10 /* Tx Error */
wdenk0669d4d2002-09-17 20:57:30 +0000497#define I2CER_BSY 0x04 /* Busy Condition */
498#define I2CER_TXB 0x02 /* Tx Buffer Transmitted */
499#define I2CER_RXB 0x01 /* Rx Buffer Received */
500#define I2CER_ALL (I2CER_TXE | I2CER_BSY | I2CER_TXB | I2CER_RXB)
501
502#define I2COM_STR 0x80 /* Start Transmit */
503#define I2COM_MASTER 0x01 /* Master mode */
504
505/*-----------------------------------------------------------------------
506 * SPI Controller Registers 31-10
507 */
508#define SPI_EMASK 0x37 /* Event Mask */
509#define SPI_MME 0x20 /* Multi-Master Error */
510#define SPI_TXE 0x10 /* Transmit Error */
511#define SPI_BSY 0x04 /* Busy */
512#define SPI_TXB 0x02 /* Tx Buffer Empty */
513#define SPI_RXB 0x01 /* RX Buffer full/closed */
514
515#define SPI_STR 0x80 /* SPCOM: Start transmit */
516
517/*-----------------------------------------------------------------------
518 * PCMCIA Interface General Control Register 17-12
519 */
wdenk2bb11052003-07-17 23:16:40 +0000520#define PCMCIA_GCRX_CXRESET 0x00000040
wdenk0669d4d2002-09-17 20:57:30 +0000521#define PCMCIA_GCRX_CXOE 0x00000080
522
523#define PCMCIA_VS1(slot) (0x80000000 >> (slot << 4))
524#define PCMCIA_VS2(slot) (0x40000000 >> (slot << 4))
wdenk4e112c12003-06-03 23:54:09 +0000525#define PCMCIA_VS_MASK(slot) (0xC0000000 >> (slot << 4))
wdenk0669d4d2002-09-17 20:57:30 +0000526#define PCMCIA_VS_SHIFT(slot) (30 - (slot << 4))
527
528#define PCMCIA_WP(slot) (0x20000000 >> (slot << 4))
529#define PCMCIA_CD2(slot) (0x10000000 >> (slot << 4))
530#define PCMCIA_CD1(slot) (0x08000000 >> (slot << 4))
531#define PCMCIA_BVD2(slot) (0x04000000 >> (slot << 4))
532#define PCMCIA_BVD1(slot) (0x02000000 >> (slot << 4))
533#define PCMCIA_RDY(slot) (0x01000000 >> (slot << 4))
534#define PCMCIA_RDY_L(slot) (0x00800000 >> (slot << 4))
535#define PCMCIA_RDY_H(slot) (0x00400000 >> (slot << 4))
536#define PCMCIA_RDY_R(slot) (0x00200000 >> (slot << 4))
537#define PCMCIA_RDY_F(slot) (0x00100000 >> (slot << 4))
538#define PCMCIA_MASK(slot) (0xFFFF0000 >> (slot << 4))
539
540/*-----------------------------------------------------------------------
541 * PCMCIA Option Register Definitions
542 *
543 * Bank Sizes:
544 */
wdenk2bb11052003-07-17 23:16:40 +0000545#define PCMCIA_BSIZE_1 0x00000000 /* Bank size: 1 Bytes */
546#define PCMCIA_BSIZE_2 0x08000000 /* Bank size: 2 Bytes */
547#define PCMCIA_BSIZE_4 0x18000000 /* Bank size: 4 Bytes */
548#define PCMCIA_BSIZE_8 0x10000000 /* Bank size: 8 Bytes */
549#define PCMCIA_BSIZE_16 0x30000000 /* Bank size: 16 Bytes */
550#define PCMCIA_BSIZE_32 0x38000000 /* Bank size: 32 Bytes */
551#define PCMCIA_BSIZE_64 0x28000000 /* Bank size: 64 Bytes */
552#define PCMCIA_BSIZE_128 0x20000000 /* Bank size: 128 Bytes */
553#define PCMCIA_BSIZE_256 0x60000000 /* Bank size: 256 Bytes */
554#define PCMCIA_BSIZE_512 0x68000000 /* Bank size: 512 Bytes */
555#define PCMCIA_BSIZE_1K 0x78000000 /* Bank size: 1 kB */
556#define PCMCIA_BSIZE_2K 0x70000000 /* Bank size: 2 kB */
557#define PCMCIA_BSIZE_4K 0x50000000 /* Bank size: 4 kB */
558#define PCMCIA_BSIZE_8K 0x58000000 /* Bank size: 8 kB */
wdenk0669d4d2002-09-17 20:57:30 +0000559#define PCMCIA_BSIZE_16K 0x48000000 /* Bank size: 16 kB */
560#define PCMCIA_BSIZE_32K 0x40000000 /* Bank size: 32 kB */
561#define PCMCIA_BSIZE_64K 0xC0000000 /* Bank size: 64 kB */
562#define PCMCIA_BSIZE_128K 0xC8000000 /* Bank size: 128 kB */
563#define PCMCIA_BSIZE_256K 0xD8000000 /* Bank size: 256 kB */
564#define PCMCIA_BSIZE_512K 0xD0000000 /* Bank size: 512 kB */
wdenk2bb11052003-07-17 23:16:40 +0000565#define PCMCIA_BSIZE_1M 0xF0000000 /* Bank size: 1 MB */
566#define PCMCIA_BSIZE_2M 0xF8000000 /* Bank size: 2 MB */
567#define PCMCIA_BSIZE_4M 0xE8000000 /* Bank size: 4 MB */
568#define PCMCIA_BSIZE_8M 0xE0000000 /* Bank size: 8 MB */
wdenk0669d4d2002-09-17 20:57:30 +0000569#define PCMCIA_BSIZE_16M 0xA0000000 /* Bank size: 16 MB */
570#define PCMCIA_BSIZE_32M 0xA8000000 /* Bank size: 32 MB */
571#define PCMCIA_BSIZE_64M 0xB8000000 /* Bank size: 64 MB */
572
573/* PCMCIA Timing */
wdenk2bb11052003-07-17 23:16:40 +0000574#define PCMCIA_SHT(t) ((t & 0x0F)<<16) /* Strobe Hold Time */
wdenk0669d4d2002-09-17 20:57:30 +0000575#define PCMCIA_SST(t) ((t & 0x0F)<<12) /* Strobe Setup Time */
576#define PCMCIA_SL(t) ((t==32) ? 0 : ((t & 0x1F)<<7)) /* Strobe Length */
577
578/* PCMCIA Port Sizes */
579#define PCMCIA_PPS_8 0x00000000 /* 8 bit port size */
580#define PCMCIA_PPS_16 0x00000040 /* 16 bit port size */
581
582/* PCMCIA Region Select */
583#define PCMCIA_PRS_MEM 0x00000000 /* Common Memory Space */
584#define PCMCIA_PRS_ATTR 0x00000010 /* Attribute Space */
wdenk2bb11052003-07-17 23:16:40 +0000585#define PCMCIA_PRS_IO 0x00000018 /* I/O Space */
586#define PCMCIA_PRS_DMA 0x00000020 /* DMA, normal transfer */
wdenk0669d4d2002-09-17 20:57:30 +0000587#define PCMCIA_PRS_DMA_LAST 0x00000028 /* DMA, last transactn */
wdenk2bb11052003-07-17 23:16:40 +0000588#define PCMCIA_PRS_CEx 0x00000030 /* A[22:23] ==> CE1,CE2 */
wdenk0669d4d2002-09-17 20:57:30 +0000589
590#define PCMCIA_PSLOT_A 0x00000000 /* Slot A */
591#define PCMCIA_PSLOT_B 0x00000004 /* Slot B */
592#define PCMCIA_WPROT 0x00000002 /* Write Protect */
593#define PCMCIA_PV 0x00000001 /* Valid Bit */
594
595#define UPMA 0x00000000
596#define UPMB 0x00800000
597
598#endif /* __MPCXX_H__ */