blob: d356ff95944d37c26b95713f23c814aed8337d42 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips1cb07e62008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips1cb07e62008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Simon Glassfb64e362020-05-10 11:40:09 -060011#include <linux/stringify.h>
12
Kim Phillips1cb07e62008-01-16 00:38:05 -060013/*
14 * High Level Configuration Options
15 */
Kim Phillips1cb07e62008-01-16 00:38:05 -060016
Anton Vorontsov3628a932009-06-10 00:25:30 +040017#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060018
19/*
20 * On-board devices
21 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -060022#define CONFIG_VSC7385_ENET
23
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060025*/
26
Kim Phillips1cb07e62008-01-16 00:38:05 -060027/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
29#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050030#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060031
32/*
33 * System IO Config
34 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020035#define CONFIG_SYS_SICRH 0x08200000
36#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060037
38/*
39 * Output Buffer Impedance
40 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -060042
43/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060044 * Device configurations
45 */
46
47/* Vitesse 7385 */
48
49#ifdef CONFIG_VSC7385_ENET
50
51#define CONFIG_TSEC2
52
53/* The flash address and size of the VSC7385 firmware image */
54#define CONFIG_VSC7385_IMAGE 0xFE7FE000
55#define CONFIG_VSC7385_IMAGE_SIZE 8192
56
57#endif
58
59/*
Kim Phillips1cb07e62008-01-16 00:38:05 -060060 * DDR Setup
61 */
Mario Sixc9f92772019-01-21 09:18:15 +010062#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
64#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -060065
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -060067
Kim Phillips1cb07e62008-01-16 00:38:05 -060068#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
69
70/*
71 * Manually set up DDR parameters
72 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020073#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -050074#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
75#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
76 | CSCONFIG_ODT_WR_ONLY_CURRENT \
77 | CSCONFIG_ROW_BIT_13 \
78 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -060079
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_DDR_TIMING_3 0x00000000
81#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060082 | (0 << TIMING_CFG0_WRT_SHIFT) \
83 | (0 << TIMING_CFG0_RRT_SHIFT) \
84 | (0 << TIMING_CFG0_WWT_SHIFT) \
85 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
86 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
87 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
88 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060089 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060091 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
92 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
93 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
94 | (13 << TIMING_CFG1_REFREC_SHIFT) \
95 | (3 << TIMING_CFG1_WRREC_SHIFT) \
96 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
97 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060098 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -050099#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
100 | (5 << TIMING_CFG2_CPO_SHIFT) \
101 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
102 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
103 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
104 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
105 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
106 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600107
Kim Phillips5202ba32009-08-21 16:33:15 -0500108#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
109 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600110 /* 0x06090100 */
111
Joe Hershberger93831bb2011-10-11 23:57:19 -0500112#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500113 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500114 /* 0x43000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500116#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500117 | (0x0442 << SDRAM_MODE_SD_SHIFT))
118 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600120
121/*
122 * Memory test
123 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600125
126/*
127 * The reserved memory
128 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
131#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600132#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600134#endif
135
Kevin Hao349a0152016-07-08 11:25:14 +0800136#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600137
138/*
139 * Initial RAM Base Address Setup
140 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_INIT_RAM_LOCK 1
142#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200143#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600144
Kim Phillips1cb07e62008-01-16 00:38:05 -0600145/*
146 * FLASH on the Local Bus
147 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
149#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600150
Joe Hershberger93831bb2011-10-11 23:57:19 -0500151#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600152
Kim Phillips1cb07e62008-01-16 00:38:05 -0600153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#undef CONFIG_SYS_FLASH_CHECKSUM
157#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
158#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600159
Anton Vorontsovaf170452008-03-24 17:40:23 +0300160/*
161 * NAND Flash on the Local Bus
162 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500163#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100164
Mario Sixc1e29d92019-01-21 09:18:01 +0100165
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600166/* Vitesse 7385 */
167
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600169
Kim Phillips1cb07e62008-01-16 00:38:05 -0600170/*
171 * Serial Port
172 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_NS16550_SERIAL
174#define CONFIG_SYS_NS16550_REG_SIZE 1
175#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500178 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
181#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600182
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300183/* SERDES */
184#define CONFIG_FSL_SERDES
185#define CONFIG_FSL_SERDES1 0xe3000
186#define CONFIG_FSL_SERDES2 0xe3100
187
Kim Phillips1cb07e62008-01-16 00:38:05 -0600188/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200189#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600190
191/*
192 * Config on-board RTC
193 */
194#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600196
197/*
198 * General PCI
199 * Addresses are mapped 1-1.
200 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500201#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
202#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
203#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
205#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
206#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
207#define CONFIG_SYS_PCI_IO_BASE 0x00000000
208#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
209#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
212#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
213#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600214
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300215#define CONFIG_SYS_PCIE1_BASE 0xA0000000
216#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
217#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
218#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
219#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
220#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
221#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
222#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
223#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
224
225#define CONFIG_SYS_PCIE2_BASE 0xC0000000
226#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
227#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
228#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
229#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
230#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
231#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
232#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
233#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
234
Kim Phillips1cb07e62008-01-16 00:38:05 -0600235#ifdef CONFIG_PCI
Kim Phillips1cb07e62008-01-16 00:38:05 -0600236#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600237#endif /* CONFIG_PCI */
238
Kim Phillips1cb07e62008-01-16 00:38:05 -0600239/*
240 * TSEC
241 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600242#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600243
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600244#define CONFIG_GMII /* MII PHY management */
245
246#define CONFIG_TSEC1
247
248#ifdef CONFIG_TSEC1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600249#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200250#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600251#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600252#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600253#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600254#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600255
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600256#ifdef CONFIG_TSEC2
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600257#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600259#define TSEC2_PHY_ADDR 0x1c
260#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
261#define TSEC2_PHYIDX 0
262#endif
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600263#endif
264
Kim Phillips1cb07e62008-01-16 00:38:05 -0600265/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500266 * SATA
267 */
Kim Phillips0daba0e2008-03-28 14:31:23 -0500268#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500270#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
271#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500272#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500274#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
275#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500276
277#ifdef CONFIG_FSL_SATA
278#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500279#endif
280
281/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600282 * Environment
283 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600284
285#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600287
Anton Vorontsov3628a932009-06-10 00:25:30 +0400288#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800289#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400290#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400291#endif
292
Kim Phillips1cb07e62008-01-16 00:38:05 -0600293/*
294 * Miscellaneous configurable options
295 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600296
Kim Phillips1cb07e62008-01-16 00:38:05 -0600297/*
298 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700299 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600300 * the maximum mapped by the Linux kernel during initialization.
301 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500302#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800303#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600304
Kim Phillips1cb07e62008-01-16 00:38:05 -0600305/*
306 * Environment Configuration
307 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600308
Anton Vorontsov07e60912008-03-14 23:20:18 +0300309#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530310#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300311
Joe Hershberger93831bb2011-10-11 23:57:19 -0500312#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600313
Mario Six790d8442018-03-28 14:38:20 +0200314#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000315#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500316 /* U-Boot image on TFTP server */
317#define CONFIG_UBOOTPATH "u-boot.bin"
318#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600319
Kim Phillips1cb07e62008-01-16 00:38:05 -0600320#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500321 "netdev=" CONFIG_NETDEV "\0" \
322 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600323 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200324 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
325 " +$filesize; " \
326 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
327 " +$filesize; " \
328 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
329 " $filesize; " \
330 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
331 " +$filesize; " \
332 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
333 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500334 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500335 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600336 "ramdiskaddr=1000000\0" \
Tom Rinid63d4b22022-03-30 18:07:17 -0400337 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600338 "console=ttyS0\0" \
339 "setbootargs=setenv bootargs " \
340 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
341 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500342 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
343 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600344 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
345
Kim Phillips1cb07e62008-01-16 00:38:05 -0600346#endif /* __CONFIG_H */