Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Configuation settings for the Freescale MCF5329 FireEngine board. |
| 4 | * |
| 5 | * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. |
| 6 | * TsiChung Liew (Tsi-Chung.Liew@freescale.com) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | /* |
| 10 | * board/config.h - configuration options, board specific |
| 11 | */ |
| 12 | |
| 13 | #ifndef _M5329EVB_H |
| 14 | #define _M5329EVB_H |
| 15 | |
| 16 | /* |
| 17 | * High Level Configuration Options |
| 18 | * (easy to change) |
| 19 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 20 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 21 | #define CFG_SYS_UART_PORT (0) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 22 | |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 23 | /* I2C */ |
TsiChungLiew | 876343b | 2007-08-05 04:11:20 -0500 | [diff] [blame] | 24 | |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 25 | #define CFG_EXTRA_ENV_SETTINGS \ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 26 | "netdev=eth0\0" \ |
| 27 | "loadaddr=40010000\0" \ |
| 28 | "u-boot=u-boot.bin\0" \ |
| 29 | "load=tftp ${loadaddr) ${u-boot}\0" \ |
| 30 | "upd=run load; run prog\0" \ |
Jason Jin | ded4eb4 | 2011-08-19 10:10:40 +0800 | [diff] [blame] | 31 | "prog=prot off 0 3ffff;" \ |
| 32 | "era 0 3ffff;" \ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 33 | "cp.b ${loadaddr} 0 ${filesize};" \ |
| 34 | "save\0" \ |
| 35 | "" |
| 36 | |
Tom Rini | 0bb9b09 | 2022-12-04 10:13:37 -0500 | [diff] [blame] | 37 | #define CFG_PRAM 512 /* 512 KB */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 38 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 39 | #define CFG_SYS_CLK 80000000 |
| 40 | #define CFG_SYS_CPU_CLK CFG_SYS_CLK * 3 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 41 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 42 | #define CFG_SYS_MBAR 0xFC000000 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 43 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 44 | #define CFG_SYS_LATCH_ADDR (CFG_SYS_CS1_BASE + 0x80000) |
TsiChungLiew | ec8468f | 2007-08-05 04:31:18 -0500 | [diff] [blame] | 45 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 46 | /* |
| 47 | * Low Level Configuration Settings |
| 48 | * (address mappings, register initial values, etc.) |
| 49 | * You should know what you are doing if you make changes here. |
| 50 | */ |
| 51 | /*----------------------------------------------------------------------- |
| 52 | * Definitions for initial stack pointer and data area (in DPRAM) |
| 53 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 54 | #define CFG_SYS_INIT_RAM_ADDR 0x80000000 |
| 55 | #define CFG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ |
| 56 | #define CFG_SYS_INIT_RAM_CTRL 0x221 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 57 | |
| 58 | /*----------------------------------------------------------------------- |
| 59 | * Start addresses for the final memory configuration |
| 60 | * (Set up by the startup code) |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 61 | * Please note that CFG_SYS_SDRAM_BASE _must_ start at 0 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 62 | */ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 63 | #define CFG_SYS_SDRAM_BASE 0x40000000 |
| 64 | #define CFG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ |
| 65 | #define CFG_SYS_SDRAM_CFG1 0x53722730 |
| 66 | #define CFG_SYS_SDRAM_CFG2 0x56670000 |
| 67 | #define CFG_SYS_SDRAM_CTRL 0xE1092000 |
| 68 | #define CFG_SYS_SDRAM_EMOD 0x40010000 |
| 69 | #define CFG_SYS_SDRAM_MODE 0x018D0000 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 70 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 71 | /* |
| 72 | * For booting Linux, the board info and command line data |
| 73 | * have to be in the first 8 MB of memory, since this is |
| 74 | * the maximum mapped by the Linux kernel during initialization ?? |
| 75 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 76 | #define CFG_SYS_BOOTMAPSZ (CFG_SYS_SDRAM_BASE + (CFG_SYS_SDRAM_SIZE << 20)) |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 77 | |
| 78 | /*----------------------------------------------------------------------- |
| 79 | * FLASH organization |
| 80 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #ifdef CONFIG_SYS_FLASH_CFI |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 82 | # define CFG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 83 | #endif |
| 84 | |
Tom Rini | 37b623d | 2022-03-24 17:17:57 -0400 | [diff] [blame] | 85 | #ifdef CONFIG_CMD_NAND |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 86 | # define CFG_SYS_NAND_BASE CFG_SYS_CS2_BASE |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 87 | # define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE } |
TsiChungLiew | aedd3d7 | 2007-08-15 15:39:17 -0500 | [diff] [blame] | 88 | # define NAND_ALLOW_ERASE_ALL 1 |
TsiChungLiew | ec8468f | 2007-08-05 04:31:18 -0500 | [diff] [blame] | 89 | #endif |
| 90 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 91 | #define CFG_SYS_FLASH_BASE CFG_SYS_CS0_BASE |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 92 | |
| 93 | /* Configuration for environment |
| 94 | * Environment is embedded in u-boot in the second sector of the flash |
| 95 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 96 | |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 97 | #define LDS_BOARD_TEXT \ |
Simon Glass | 547cb40 | 2017-08-03 12:21:49 -0600 | [diff] [blame] | 98 | . = DEFINED(env_offset) ? env_offset : .; \ |
| 99 | env/embedded.o(.text*); |
angelo@sysam.it | 6312a95 | 2015-03-29 22:54:16 +0200 | [diff] [blame] | 100 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 101 | /*----------------------------------------------------------------------- |
| 102 | * Cache Configuration |
| 103 | */ |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 104 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 105 | #define ICACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 106 | CFG_SYS_INIT_RAM_SIZE - 8) |
| 107 | #define DCACHE_STATUS (CFG_SYS_INIT_RAM_ADDR + \ |
| 108 | CFG_SYS_INIT_RAM_SIZE - 4) |
| 109 | #define CFG_SYS_ICACHE_INV (CF_CACR_CINVA) |
| 110 | #define CFG_SYS_CACHE_ACR0 (CFG_SYS_SDRAM_BASE | \ |
Tom Rini | bb4dd96 | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 111 | CF_ADDRMASK(CFG_SYS_SDRAM_SIZE) | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 112 | CF_ACR_EN | CF_ACR_SM_ALL) |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 113 | #define CFG_SYS_CACHE_ICACR (CF_CACR_EC | CF_CACR_CINVA | \ |
TsiChung Liew | 0ee47d4 | 2010-03-11 22:12:53 -0600 | [diff] [blame] | 114 | CF_CACR_DCM_P) |
| 115 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 116 | /*----------------------------------------------------------------------- |
| 117 | * Chipselect bank definitions |
| 118 | */ |
| 119 | /* |
| 120 | * CS0 - NOR Flash 1, 2, 4, or 8MB |
| 121 | * CS1 - CompactFlash and registers |
| 122 | * CS2 - NAND Flash 16, 32, or 64MB |
| 123 | * CS3 - Available |
| 124 | * CS4 - Available |
| 125 | * CS5 - Available |
| 126 | */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 127 | #define CFG_SYS_CS0_BASE 0 |
| 128 | #define CFG_SYS_CS0_MASK 0x007f0001 |
| 129 | #define CFG_SYS_CS0_CTRL 0x00001fa0 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 130 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 131 | #define CFG_SYS_CS1_BASE 0x10000000 |
| 132 | #define CFG_SYS_CS1_MASK 0x001f0001 |
| 133 | #define CFG_SYS_CS1_CTRL 0x002A3780 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 134 | |
Tom Rini | 37b623d | 2022-03-24 17:17:57 -0400 | [diff] [blame] | 135 | #ifdef CONFIG_CMD_NAND |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 136 | #define CFG_SYS_CS2_BASE 0x20000000 |
| 137 | #define CFG_SYS_CS2_MASK (16 << 20) |
| 138 | #define CFG_SYS_CS2_CTRL 0x00001f60 |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 139 | #endif |
| 140 | |
Angelo Dureghello | 49becce | 2023-02-25 23:25:26 +0100 | [diff] [blame] | 141 | #define CFG_MCFTMR |
| 142 | |
TsiChung Liew | f6afe72 | 2007-06-18 13:50:13 -0500 | [diff] [blame] | 143 | #endif /* _M5329EVB_H */ |