blob: 19543c0738be19708e528e718acf5de11351e90f [file] [log] [blame]
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * Shengzhou Liu <Shengzhou.Liu@freescale.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
10#include <command.h>
11#include <netdev.h>
12#include <asm/mmu.h>
13#include <asm/processor.h>
14#include <asm/immap_85xx.h>
15#include <asm/fsl_law.h>
16#include <asm/fsl_serdes.h>
17#include <asm/fsl_portals.h>
18#include <asm/fsl_liodn.h>
19#include <malloc.h>
20#include <fm_eth.h>
21#include <fsl_mdio.h>
22#include <miiphy.h>
23#include <phy.h>
Shaohui Xie513eaf22015-10-26 19:47:47 +080024#include <fsl_dtsec.h>
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080025#include <asm/fsl_serdes.h>
26#include "../common/qixis.h"
27#include "../common/fman.h"
28#include "t102xqds_qixis.h"
29
30#define EMI_NONE 0xFFFFFFFF
31#define EMI1_RGMII1 0
32#define EMI1_RGMII2 1
33#define EMI1_SLOT1 2
34#define EMI1_SLOT2 3
35#define EMI1_SLOT3 4
36#define EMI1_SLOT4 5
37#define EMI1_SLOT5 6
38#define EMI2 7
39
40static int mdio_mux[NUM_FM_PORTS];
41
42static const char * const mdio_names[] = {
43 "T1024QDS_MDIO_RGMII1",
44 "T1024QDS_MDIO_RGMII2",
45 "T1024QDS_MDIO_SLOT1",
46 "T1024QDS_MDIO_SLOT2",
47 "T1024QDS_MDIO_SLOT3",
48 "T1024QDS_MDIO_SLOT4",
49 "T1024QDS_MDIO_SLOT5",
50 "T1024QDS_MDIO_10GC",
51 "NULL",
52};
53
54/* Map SerDes1 4 lanes to default slot, will be initialized dynamically */
55static u8 lane_to_slot[] = {2, 3, 4, 5};
56
57static const char *t1024qds_mdio_name_for_muxval(u8 muxval)
58{
59 return mdio_names[muxval];
60}
61
62struct mii_dev *mii_dev_for_muxval(u8 muxval)
63{
64 struct mii_dev *bus;
65 const char *name;
66
67 if (muxval > EMI2)
68 return NULL;
69
70 name = t1024qds_mdio_name_for_muxval(muxval);
71
72 if (!name) {
73 printf("No bus for muxval %x\n", muxval);
74 return NULL;
75 }
76
77 bus = miiphy_get_dev_by_name(name);
78
79 if (!bus) {
80 printf("No bus by name %s\n", name);
81 return NULL;
82 }
83
84 return bus;
85}
86
87struct t1024qds_mdio {
88 u8 muxval;
89 struct mii_dev *realbus;
90};
91
92static void t1024qds_mux_mdio(u8 muxval)
93{
94 u8 brdcfg4;
95
96 if (muxval < 7) {
97 brdcfg4 = QIXIS_READ(brdcfg[4]);
98 brdcfg4 &= ~BRDCFG4_EMISEL_MASK;
99 brdcfg4 |= (muxval << BRDCFG4_EMISEL_SHIFT);
100 QIXIS_WRITE(brdcfg[4], brdcfg4);
101 }
102}
103
104static int t1024qds_mdio_read(struct mii_dev *bus, int addr, int devad,
105 int regnum)
106{
107 struct t1024qds_mdio *priv = bus->priv;
108
109 t1024qds_mux_mdio(priv->muxval);
110
111 return priv->realbus->read(priv->realbus, addr, devad, regnum);
112}
113
114static int t1024qds_mdio_write(struct mii_dev *bus, int addr, int devad,
115 int regnum, u16 value)
116{
117 struct t1024qds_mdio *priv = bus->priv;
118
119 t1024qds_mux_mdio(priv->muxval);
120
121 return priv->realbus->write(priv->realbus, addr, devad, regnum, value);
122}
123
124static int t1024qds_mdio_reset(struct mii_dev *bus)
125{
126 struct t1024qds_mdio *priv = bus->priv;
127
128 return priv->realbus->reset(priv->realbus);
129}
130
131static int t1024qds_mdio_init(char *realbusname, u8 muxval)
132{
133 struct t1024qds_mdio *pmdio;
134 struct mii_dev *bus = mdio_alloc();
135
136 if (!bus) {
137 printf("Failed to allocate t1024qds MDIO bus\n");
138 return -1;
139 }
140
141 pmdio = malloc(sizeof(*pmdio));
142 if (!pmdio) {
143 printf("Failed to allocate t1024qds private data\n");
144 free(bus);
145 return -1;
146 }
147
148 bus->read = t1024qds_mdio_read;
149 bus->write = t1024qds_mdio_write;
150 bus->reset = t1024qds_mdio_reset;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000151 strcpy(bus->name, t1024qds_mdio_name_for_muxval(muxval));
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800152
153 pmdio->realbus = miiphy_get_dev_by_name(realbusname);
154
155 if (!pmdio->realbus) {
156 printf("No bus with name %s\n", realbusname);
157 free(bus);
158 free(pmdio);
159 return -1;
160 }
161
162 pmdio->muxval = muxval;
163 bus->priv = pmdio;
164 return mdio_register(bus);
165}
166
167void board_ft_fman_fixup_port(void *fdt, char *compat, phys_addr_t addr,
168 enum fm_port port, int offset)
169{
170 struct fixed_link f_link;
171
172 if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_RGMII) {
173 if (port == FM1_DTSEC3) {
174 fdt_set_phy_handle(fdt, compat, addr, "rgmii_phy2");
Shengzhou Liu032df622015-04-14 17:56:50 +0800175 fdt_setprop_string(fdt, offset, "phy-connection-type",
176 "rgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800177 fdt_status_okay_by_alias(fdt, "emi1_rgmii1");
178 }
179 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII) {
180 if (port == FM1_DTSEC1) {
181 fdt_set_phy_handle(fdt, compat, addr,
182 "sgmii_vsc8234_phy_s5");
183 } else if (port == FM1_DTSEC2) {
184 fdt_set_phy_handle(fdt, compat, addr,
185 "sgmii_vsc8234_phy_s4");
186 }
187 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_SGMII_2500) {
188 if (port == FM1_DTSEC3) {
189 fdt_set_phy_handle(fdt, compat, addr,
190 "sgmii_aqr105_phy_s3");
191 }
192 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_QSGMII) {
193 switch (port) {
194 case FM1_DTSEC1:
195 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p1");
196 break;
197 case FM1_DTSEC2:
198 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p2");
199 break;
200 case FM1_DTSEC3:
201 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p3");
202 break;
203 case FM1_DTSEC4:
204 fdt_set_phy_handle(fdt, compat, addr, "qsgmii_phy_p4");
205 break;
206 default:
207 break;
208 }
209 fdt_delprop(fdt, offset, "phy-connection-type");
Shengzhou Liu032df622015-04-14 17:56:50 +0800210 fdt_setprop_string(fdt, offset, "phy-connection-type",
211 "qsgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800212 fdt_status_okay_by_alias(fdt, "emi1_slot2");
213 } else if (fm_info_get_enet_if(port) == PHY_INTERFACE_MODE_XGMII) {
214 /* XFI interface */
215 f_link.phy_id = port;
216 f_link.duplex = 1;
217 f_link.link_speed = 10000;
218 f_link.pause = 0;
219 f_link.asym_pause = 0;
220 /* no PHY for XFI */
221 fdt_delprop(fdt, offset, "phy-handle");
222 fdt_setprop(fdt, offset, "fixed-link", &f_link, sizeof(f_link));
Shengzhou Liu032df622015-04-14 17:56:50 +0800223 fdt_setprop_string(fdt, offset, "phy-connection-type", "xgmii");
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800224 }
225}
226
227void fdt_fixup_board_enet(void *fdt)
228{
229}
230
231/*
232 * This function reads RCW to check if Serdes1{A:D} is configured
233 * to slot 1/2/3/4/5 and update the lane_to_slot[] array accordingly
234 */
235static void initialize_lane_to_slot(void)
236{
237 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
238 u32 srds_s1 = in_be32(&gur->rcwsr[4]) &
239 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
240
241 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
242
243 switch (srds_s1) {
244 case 0x46:
245 case 0x47:
246 lane_to_slot[1] = 2;
247 break;
248 default:
249 break;
250 }
251}
252
253int board_eth_init(bd_t *bis)
254{
255#if defined(CONFIG_FMAN_ENET)
256 int i, idx, lane, slot, interface;
257 struct memac_mdio_info dtsec_mdio_info;
258 struct memac_mdio_info tgec_mdio_info;
259 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
260 u32 srds_s1;
261
262 srds_s1 = in_be32(&gur->rcwsr[4]) &
263 FSL_CORENET2_RCWSR4_SRDS1_PRTCL;
264 srds_s1 >>= FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT;
265
266 initialize_lane_to_slot();
267
268 /* Initialize the mdio_mux array so we can recognize empty elements */
269 for (i = 0; i < NUM_FM_PORTS; i++)
270 mdio_mux[i] = EMI_NONE;
271
272 dtsec_mdio_info.regs =
273 (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR;
274
275 dtsec_mdio_info.name = DEFAULT_FM_MDIO_NAME;
276
277 /* Register the 1G MDIO bus */
278 fm_memac_mdio_init(bis, &dtsec_mdio_info);
279
280 tgec_mdio_info.regs =
281 (struct memac_mdio_controller *)CONFIG_SYS_FM1_TGEC_MDIO_ADDR;
282 tgec_mdio_info.name = DEFAULT_FM_TGEC_MDIO_NAME;
283
284 /* Register the 10G MDIO bus */
285 fm_memac_mdio_init(bis, &tgec_mdio_info);
286
287 /* Register the muxing front-ends to the MDIO buses */
288 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII1);
289 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_RGMII2);
290 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT1);
291 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT2);
292 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT3);
293 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT4);
294 t1024qds_mdio_init(DEFAULT_FM_MDIO_NAME, EMI1_SLOT5);
295 t1024qds_mdio_init(DEFAULT_FM_TGEC_MDIO_NAME, EMI2);
296
297 /* Set the two on-board RGMII PHY address */
298 fm_info_set_phy_address(FM1_DTSEC3, RGMII_PHY2_ADDR);
299 fm_info_set_phy_address(FM1_DTSEC4, RGMII_PHY1_ADDR);
300
301 switch (srds_s1) {
302 case 0xd5:
303 case 0xd6:
304 /* QSGMII in Slot2 */
305 fm_info_set_phy_address(FM1_DTSEC1, 0x8);
306 fm_info_set_phy_address(FM1_DTSEC2, 0x9);
307 fm_info_set_phy_address(FM1_DTSEC3, 0xa);
308 fm_info_set_phy_address(FM1_DTSEC4, 0xb);
309 break;
310 case 0x95:
311 case 0x99:
312 /*
Bin Meng75574052016-02-05 19:30:11 -0800313 * XFI does not need a PHY to work, but to avoid U-Boot use
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800314 * default PHY address which is zero to a MAC when it found
315 * a MAC has no PHY address, we give a PHY address to XFI
316 * MAC, and should not use a real XAUI PHY address, since
317 * MDIO can access it successfully, and then MDIO thinks the
318 * XAUI card is used for the XFI MAC, which will cause error.
319 */
320 fm_info_set_phy_address(FM1_10GEC1, 4);
321 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
322 break;
323 case 0x6f:
324 /* SGMII in Slot3, Slot4, Slot5 */
325 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_AQ_PHY_ADDR_S5);
326 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_AQ_PHY_ADDR_S4);
327 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
328 break;
329 case 0x7f:
330 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_AQ_PHY_ADDR_S5);
331 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_AQ_PHY_ADDR_S4);
332 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_AQ_PHY_ADDR_S3);
333 break;
334 case 0x47:
335 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
336 break;
337 case 0x77:
338 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
339 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_AQ_PHY_ADDR_S3);
340 break;
341 case 0x5a:
342 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
343 break;
344 case 0x6a:
345 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
346 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
347 break;
348 case 0x5b:
349 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
350 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
351 break;
352 case 0x6b:
353 fm_info_set_phy_address(FM1_DTSEC1, SGMII_CARD_PORT1_PHY_ADDR);
354 fm_info_set_phy_address(FM1_DTSEC2, SGMII_CARD_PORT1_PHY_ADDR);
355 fm_info_set_phy_address(FM1_DTSEC3, SGMII_CARD_PORT1_PHY_ADDR);
356 break;
357 default:
358 break;
359 }
360
361 for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) {
362 idx = i - FM1_DTSEC1;
363 interface = fm_info_get_enet_if(i);
364 switch (interface) {
365 case PHY_INTERFACE_MODE_SGMII:
366 case PHY_INTERFACE_MODE_SGMII_2500:
367 case PHY_INTERFACE_MODE_QSGMII:
368 if (interface == PHY_INTERFACE_MODE_SGMII) {
369 lane = serdes_get_first_lane(FSL_SRDS_1,
370 SGMII_FM1_DTSEC1 + idx);
371 } else if (interface == PHY_INTERFACE_MODE_SGMII_2500) {
372 lane = serdes_get_first_lane(FSL_SRDS_1,
373 SGMII_2500_FM1_DTSEC1 + idx);
374 } else {
375 lane = serdes_get_first_lane(FSL_SRDS_1,
376 QSGMII_FM1_A);
377 }
378
379 if (lane < 0)
380 break;
381
382 slot = lane_to_slot[lane];
383 debug("FM1@DTSEC%u expects SGMII in slot %u\n",
384 idx + 1, slot);
385 if (QIXIS_READ(present2) & (1 << (slot - 1)))
386 fm_disable_port(i);
387
388 switch (slot) {
389 case 2:
390 mdio_mux[i] = EMI1_SLOT2;
391 fm_info_set_mdio(i, mii_dev_for_muxval(
392 mdio_mux[i]));
393 break;
394 case 3:
395 mdio_mux[i] = EMI1_SLOT3;
396 fm_info_set_mdio(i, mii_dev_for_muxval(
397 mdio_mux[i]));
398 break;
399 case 4:
400 mdio_mux[i] = EMI1_SLOT4;
401 fm_info_set_mdio(i, mii_dev_for_muxval(
402 mdio_mux[i]));
403 break;
404 case 5:
405 mdio_mux[i] = EMI1_SLOT5;
406 fm_info_set_mdio(i, mii_dev_for_muxval(
407 mdio_mux[i]));
408 break;
409 }
410 break;
411 case PHY_INTERFACE_MODE_RGMII:
412 if (i == FM1_DTSEC3)
413 mdio_mux[i] = EMI1_RGMII2;
414 else if (i == FM1_DTSEC4)
415 mdio_mux[i] = EMI1_RGMII1;
416 fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
417 break;
418 default:
419 break;
420 }
421 }
422
423 for (i = FM1_10GEC1; i < FM1_10GEC1 + CONFIG_SYS_NUM_FM1_10GEC; i++) {
424 idx = i - FM1_10GEC1;
425 switch (fm_info_get_enet_if(i)) {
426 case PHY_INTERFACE_MODE_XGMII:
427 lane = serdes_get_first_lane(FSL_SRDS_1,
428 XFI_FM1_MAC1 + idx);
429 if (lane < 0)
430 break;
431 mdio_mux[i] = EMI2;
432 fm_info_set_mdio(i, mii_dev_for_muxval(mdio_mux[i]));
433 break;
434 default:
435 break;
436 }
437 }
438
439 cpu_eth_init(bis);
440#endif /* CONFIG_FMAN_ENET */
441
442 return pci_eth_init(bis);
443}