blob: b811d931c44fa8ee18a71544c0c5b082ccc0640a [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Stelian Pop69c925f2008-05-08 18:52:23 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Stelian Pop69c925f2008-05-08 18:52:23 +02005 * Lead Tech Design <www.leadtechdesign.com>
Stelian Pop69c925f2008-05-08 18:52:23 +02006 */
7
8#include <common.h>
Wenyou Yang4a2c89a2017-04-18 15:31:02 +08009#include <debug_uart.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070010#include <init.h>
Simon Glass0c364412019-12-28 10:44:48 -070011#include <net.h>
Simon Glassf5c208d2019-11-14 12:57:20 -070012#include <vsprintf.h>
Alexey Brodkin267d8e22014-02-26 17:47:58 +040013#include <linux/sizes.h>
Stelian Pop69c925f2008-05-08 18:52:23 +020014#include <asm/arch/at91sam9263.h>
Stelian Pop69c925f2008-05-08 18:52:23 +020015#include <asm/arch/at91sam9_smc.h>
Jean-Christophe PLAGNIOL-VILLARD6b0b3db2009-03-21 21:07:59 +010016#include <asm/arch/at91_common.h>
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010017#include <asm/arch/at91_matrix.h>
18#include <asm/arch/at91_pio.h>
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +020019#include <asm/arch/clk.h>
Xu, Hong504e4e12011-06-10 21:31:26 +000020#include <asm/io.h>
21#include <asm/arch/gpio.h>
Ben Warren057d2022008-08-12 22:11:53 -070022#include <asm/arch/hardware.h>
Stelian Pope068a9b2008-05-08 14:52:31 +020023#include <lcd.h>
24#include <atmel_lcdc.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060025#include <asm/mach-types.h>
Stelian Pop69c925f2008-05-08 18:52:23 +020026
27DECLARE_GLOBAL_DATA_PTR;
28
29/* ------------------------------------------------------------------------- */
30/*
31 * Miscelaneous platform dependent initialisations
32 */
33
Stelian Pop69c925f2008-05-08 18:52:23 +020034#ifdef CONFIG_CMD_NAND
35static void at91sam9263ek_nand_hw_init(void)
36{
37 unsigned long csa;
Xu, Hong504e4e12011-06-10 21:31:26 +000038 at91_smc_t *smc = (at91_smc_t *) ATMEL_BASE_SMC0;
39 at91_matrix_t *matrix = (at91_matrix_t *) ATMEL_BASE_MATRIX;
Stelian Pop69c925f2008-05-08 18:52:23 +020040
41 /* Enable CS3 */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010042 csa = readl(&matrix->csa[0]) | AT91_MATRIX_CSA_EBI_CS3A;
43 writel(csa, &matrix->csa[0]);
44
45 /* Enable CS3 */
Stelian Pop69c925f2008-05-08 18:52:23 +020046
47 /* Configure SMC CS3 for NAND/SmartMedia */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010048 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
49 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
50 &smc->cs[3].setup);
51
52 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
53 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
54 &smc->cs[3].pulse);
55
56 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
57 &smc->cs[3].cycle);
58 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
59 AT91_SMC_MODE_EXNW_DISABLE |
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#ifdef CONFIG_SYS_NAND_DBW_16
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010061 AT91_SMC_MODE_DBW_16 |
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#else /* CONFIG_SYS_NAND_DBW_8 */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010063 AT91_SMC_MODE_DBW_8 |
Stelian Pop69c925f2008-05-08 18:52:23 +020064#endif
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010065 AT91_SMC_MODE_TDF_CYCLE(2),
66 &smc->cs[3].mode);
Stelian Pop69c925f2008-05-08 18:52:23 +020067
Wenyou Yang78f89762016-02-03 10:16:50 +080068 at91_periph_clk_enable(ATMEL_ID_PIOA);
69 at91_periph_clk_enable(ATMEL_ID_PIOCDE);
Stelian Pop69c925f2008-05-08 18:52:23 +020070
71 /* Configure RDY/BSY */
Xu, Hong504e4e12011-06-10 21:31:26 +000072 at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1);
Stelian Pop69c925f2008-05-08 18:52:23 +020073
74 /* Enable NandFlash */
Xu, Hong504e4e12011-06-10 21:31:26 +000075 at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Stelian Pop69c925f2008-05-08 18:52:23 +020076}
77#endif
78
Stelian Pope068a9b2008-05-08 14:52:31 +020079#ifdef CONFIG_LCD
80vidinfo_t panel_info = {
Jeroen Hofsteee887b722014-06-10 00:16:23 +020081 .vl_col = 240,
82 .vl_row = 320,
83 .vl_clk = 4965000,
84 .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
85 ATMEL_LCDC_INVFRAME_INVERTED,
86 .vl_bpix = 3,
87 .vl_tft = 1,
88 .vl_hsync_len = 5,
89 .vl_left_margin = 1,
90 .vl_right_margin = 33,
91 .vl_vsync_len = 1,
92 .vl_upper_margin = 1,
93 .vl_lower_margin = 0,
94 .mmio = ATMEL_BASE_LCDC,
Stelian Pope068a9b2008-05-08 14:52:31 +020095};
96
97void lcd_enable(void)
98{
Jens Scharsigc3c10ea2010-02-03 22:47:18 +010099 at91_set_pio_value(AT91_PIO_PORTA, 30, 1); /* power up */
Stelian Pope068a9b2008-05-08 14:52:31 +0200100}
101
102void lcd_disable(void)
103{
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100104 at91_set_pio_value(AT91_PIO_PORTA, 30, 0); /* power down */
Stelian Pope068a9b2008-05-08 14:52:31 +0200105}
106
107static void at91sam9263ek_lcd_hw_init(void)
108{
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100109 at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* LCDHSYNC */
110 at91_set_a_periph(AT91_PIO_PORTC, 2, 0); /* LCDDOTCK */
111 at91_set_a_periph(AT91_PIO_PORTC, 3, 0); /* LCDDEN */
112 at91_set_b_periph(AT91_PIO_PORTB, 9, 0); /* LCDCC */
113 at91_set_a_periph(AT91_PIO_PORTC, 6, 0); /* LCDD2 */
114 at91_set_a_periph(AT91_PIO_PORTC, 7, 0); /* LCDD3 */
115 at91_set_a_periph(AT91_PIO_PORTC, 8, 0); /* LCDD4 */
116 at91_set_a_periph(AT91_PIO_PORTC, 9, 0); /* LCDD5 */
117 at91_set_a_periph(AT91_PIO_PORTC, 10, 0); /* LCDD6 */
118 at91_set_a_periph(AT91_PIO_PORTC, 11, 0); /* LCDD7 */
119 at91_set_a_periph(AT91_PIO_PORTC, 14, 0); /* LCDD10 */
120 at91_set_a_periph(AT91_PIO_PORTC, 15, 0); /* LCDD11 */
121 at91_set_a_periph(AT91_PIO_PORTC, 16, 0); /* LCDD12 */
122 at91_set_b_periph(AT91_PIO_PORTC, 12, 0); /* LCDD13 */
123 at91_set_a_periph(AT91_PIO_PORTC, 18, 0); /* LCDD14 */
124 at91_set_a_periph(AT91_PIO_PORTC, 19, 0); /* LCDD15 */
125 at91_set_a_periph(AT91_PIO_PORTC, 22, 0); /* LCDD18 */
126 at91_set_a_periph(AT91_PIO_PORTC, 23, 0); /* LCDD19 */
127 at91_set_a_periph(AT91_PIO_PORTC, 24, 0); /* LCDD20 */
128 at91_set_b_periph(AT91_PIO_PORTC, 17, 0); /* LCDD21 */
129 at91_set_a_periph(AT91_PIO_PORTC, 26, 0); /* LCDD22 */
130 at91_set_a_periph(AT91_PIO_PORTC, 27, 0); /* LCDD23 */
Stelian Pope068a9b2008-05-08 14:52:31 +0200131
Wenyou Yang78f89762016-02-03 10:16:50 +0800132 at91_periph_clk_enable(ATMEL_ID_LCDC);
Xu, Hong504e4e12011-06-10 21:31:26 +0000133 gd->fb_base = ATMEL_BASE_SRAM0;
Stelian Pope068a9b2008-05-08 14:52:31 +0200134}
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200135
136#ifdef CONFIG_LCD_INFO
137#include <nand.h>
138#include <version.h>
139
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900140#ifdef CONFIG_MTD_NOR_FLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200141extern flash_info_t flash_info[];
142#endif
143
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200144void lcd_show_board_info(void)
145{
146 ulong dram_size, nand_size;
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900147#ifdef CONFIG_MTD_NOR_FLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200148 ulong flash_size;
149#endif
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200150 int i;
151 char temp[32];
152
153 lcd_printf ("%s\n", U_BOOT_VERSION);
154 lcd_printf ("(C) 2008 ATMEL Corp\n");
155 lcd_printf ("at91support@atmel.com\n");
156 lcd_printf ("%s CPU at %s MHz\n",
Xu, Hong504e4e12011-06-10 21:31:26 +0000157 ATMEL_CPU_NAME,
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +0200158 strmhz(temp, get_cpu_clk_rate()));
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200159
160 dram_size = 0;
161 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
162 dram_size += gd->bd->bi_dram[i].size;
163 nand_size = 0;
164 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
Grygorii Strashko1e096a22017-06-26 19:13:03 -0500165 nand_size += get_nand_dev_by_index(i)->size;
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900166#ifdef CONFIG_MTD_NOR_FLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200167 flash_size = 0;
168 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
169 flash_size += flash_info[i].size;
170#endif
171 lcd_printf (" %ld MB SDRAM, %ld MB NAND",
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200172 dram_size >> 20,
173 nand_size >> 20 );
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900174#ifdef CONFIG_MTD_NOR_FLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200175 lcd_printf (",\n %ld MB NOR",
176 flash_size >> 20);
177#endif
178 lcd_puts ("\n");
Haavard Skinnemoenddbcf952008-09-01 16:21:22 +0200179}
180#endif /* CONFIG_LCD_INFO */
Stelian Pope068a9b2008-05-08 14:52:31 +0200181#endif
182
Wenyou Yang4a2c89a2017-04-18 15:31:02 +0800183#ifdef CONFIG_DEBUG_UART_BOARD_INIT
184void board_debug_uart_init(void)
185{
186 at91_seriald_hw_init();
187}
188#endif
189
190#ifdef CONFIG_BOARD_EARLY_INIT_F
Xu, Hong504e4e12011-06-10 21:31:26 +0000191int board_early_init_f(void)
192{
Wenyou Yang4a2c89a2017-04-18 15:31:02 +0800193#ifdef CONFIG_DEBUG_UART
194 debug_uart_init();
195#endif
Xu, Hong504e4e12011-06-10 21:31:26 +0000196 return 0;
197}
Wenyou Yang4a2c89a2017-04-18 15:31:02 +0800198#endif
Xu, Hong504e4e12011-06-10 21:31:26 +0000199
Stelian Pop69c925f2008-05-08 18:52:23 +0200200int board_init(void)
201{
Stelian Pop69c925f2008-05-08 18:52:23 +0200202 /* arch number of AT91SAM9263EK-Board */
203 gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9263EK;
204 /* adress of boot parameters */
Xu, Hong504e4e12011-06-10 21:31:26 +0000205 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Stelian Pop69c925f2008-05-08 18:52:23 +0200206
Stelian Pop69c925f2008-05-08 18:52:23 +0200207#ifdef CONFIG_CMD_NAND
208 at91sam9263ek_nand_hw_init();
209#endif
Stelian Pop69c925f2008-05-08 18:52:23 +0200210#ifdef CONFIG_USB_OHCI_NEW
Jean-Christophe PLAGNIOL-VILLARD4fc81fb2009-03-21 21:08:00 +0100211 at91_uhp_hw_init();
Stelian Pop69c925f2008-05-08 18:52:23 +0200212#endif
Stelian Pope068a9b2008-05-08 14:52:31 +0200213#ifdef CONFIG_LCD
214 at91sam9263ek_lcd_hw_init();
215#endif
Stelian Pop69c925f2008-05-08 18:52:23 +0200216 return 0;
217}
218
219int dram_init(void)
220{
Xu, Hong504e4e12011-06-10 21:31:26 +0000221 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
222 CONFIG_SYS_SDRAM_SIZE);
223
Stelian Pop69c925f2008-05-08 18:52:23 +0200224 return 0;
225}
226
227#ifdef CONFIG_RESET_PHY_R
228void reset_phy(void)
229{
Stelian Pop69c925f2008-05-08 18:52:23 +0200230}
231#endif