blob: 5bdc2105f5633d01bcb6baa46ade287870c20d98 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define RESET_VECTOR_OFFSET 0x27FFC
19#define BOOT_PAGE_OFFSET 0x27000
20
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000022#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040023#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
24/*
25 * HDR would be appended at end of image and copied to DDR along
26 * with U-Boot image.
27 */
Tom Rinib4213492022-11-12 17:36:51 -050028#define CFG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
Sumit Gargafaca2a2016-07-14 12:27:52 -040029 CONFIG_U_BOOT_HDR_SIZE)
30#else
Tom Rinib4213492022-11-12 17:36:51 -050031#define CFG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040032#endif
Tom Rinib4213492022-11-12 17:36:51 -050033#define CFG_SYS_NAND_U_BOOT_DST 0x30000000
34#define CFG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053035#endif
36
37#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080038#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050039#define CFG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
40#define CFG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
41#define CFG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
42#define CFG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#endif
44
45#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080046#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Tom Rini6a5dccc2022-11-16 13:10:41 -050047#define CFG_SYS_MMC_U_BOOT_SIZE (768 << 10)
48#define CFG_SYS_MMC_U_BOOT_DST (0x30000000)
49#define CFG_SYS_MMC_U_BOOT_START (0x30000000)
50#define CFG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053051#endif
52
53#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053054
55/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053056
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053057#ifndef CONFIG_RESET_VECTOR_ADDRESS
58#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
59#endif
60
Tom Rini0a2bac72022-11-16 13:10:29 -050061#define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053062
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053063/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050066#define CFG_SYS_INIT_L2CSR0 L2CSR0_L2E
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053067
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053068/*
69 * Config the L3 Cache as L3 SRAM
70 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050071#define CFG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -040072/*
Tom Rini6a5dccc2022-11-16 13:10:41 -050073 * For Secure Boot CFG_SYS_INIT_L3_ADDR will be redefined and hence
74 * Physical address (CFG_SYS_INIT_L3_ADDR) and virtual address
75 * (CFG_SYS_INIT_L3_VADDR) will be different.
Sumit Gargafaca2a2016-07-14 12:27:52 -040076 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050077#define CFG_SYS_INIT_L3_VADDR 0xFFFC0000
Tom Rini5cd7ece2019-11-18 20:02:10 -050078#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053079
Tom Rini6a5dccc2022-11-16 13:10:41 -050080#define CFG_SYS_DCSRBAR 0xf0000000
81#define CFG_SYS_DCSRBAR_PHYS 0xf00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053082
83/*
84 * DDR Setup
85 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050086#define CFG_SYS_DDR_SDRAM_BASE 0x00000000
87#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053088
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053089#define SPD_EEPROM_ADDRESS 0x51
90
Tom Rinibb4dd962022-11-16 13:10:37 -050091#define CFG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053092
93/*
94 * IFC Definitions
95 */
Tom Rini6a5dccc2022-11-16 13:10:41 -050096#define CFG_SYS_FLASH_BASE 0xe8000000
97#define CFG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CFG_SYS_FLASH_BASE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053098
Tom Rini7b577ba2022-11-16 13:10:25 -050099#define CFG_SYS_NOR_CSPR_EXT (0xf)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500100#define CFG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CFG_SYS_FLASH_BASE) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530101 CSPR_PORT_SIZE_16 | \
102 CSPR_MSEL_NOR | \
103 CSPR_V)
Tom Rini7b577ba2022-11-16 13:10:25 -0500104#define CFG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530105
106/*
107 * TDM Definition
108 */
109#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
110
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530111/* NOR Flash Timing Params */
Tom Rini7b577ba2022-11-16 13:10:25 -0500112#define CFG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
113#define CFG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530114 FTIM0_NOR_TEADC(0x5) | \
115 FTIM0_NOR_TEAHC(0x5))
Tom Rini7b577ba2022-11-16 13:10:25 -0500116#define CFG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530117 FTIM1_NOR_TRAD_NOR(0x1A) |\
118 FTIM1_NOR_TSEQRAD_NOR(0x13))
Tom Rini7b577ba2022-11-16 13:10:25 -0500119#define CFG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530120 FTIM2_NOR_TCH(0x4) | \
121 FTIM2_NOR_TWPH(0x0E) | \
122 FTIM2_NOR_TWP(0x1c))
Tom Rini7b577ba2022-11-16 13:10:25 -0500123#define CFG_SYS_NOR_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530124
Tom Rini6a5dccc2022-11-16 13:10:41 -0500125#define CFG_SYS_FLASH_BANKS_LIST {CFG_SYS_FLASH_BASE_PHYS}
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530126
127/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530128#define CPLD_LBMAP_MASK 0x3F
129#define CPLD_BANK_SEL_MASK 0x07
130#define CPLD_BANK_OVERRIDE 0x40
131#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
132#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
133#define CPLD_LBMAP_RESET 0xFF
134#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530135
York Sune9c8dcf2016-11-18 13:44:00 -0800136#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800137#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800138#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530139#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800140#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530141
York Sun2c156012016-11-21 10:46:53 -0800142#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530143#define CPLD_INT_MASK_ALL 0xFF
144#define CPLD_INT_MASK_THERM 0x80
145#define CPLD_INT_MASK_DVI_DFP 0x40
146#define CPLD_INT_MASK_QSGMII1 0x20
147#define CPLD_INT_MASK_QSGMII2 0x10
148#define CPLD_INT_MASK_SGMI1 0x08
149#define CPLD_INT_MASK_SGMI2 0x04
150#define CPLD_INT_MASK_TDMR1 0x02
151#define CPLD_INT_MASK_TDMR2 0x01
152#endif
153
Tom Rini6a5dccc2022-11-16 13:10:41 -0500154#define CFG_SYS_CPLD_BASE 0xffdf0000
155#define CFG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CFG_SYS_CPLD_BASE)
156#define CFG_SYS_CSPR2_EXT (0xf)
157#define CFG_SYS_CSPR2 (CSPR_PHYS_ADDR(CFG_SYS_CPLD_BASE_PHYS) \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530158 | CSPR_PORT_SIZE_8 \
159 | CSPR_MSEL_GPCM \
160 | CSPR_V)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500161#define CFG_SYS_AMASK2 IFC_AMASK(64*1024)
162#define CFG_SYS_CSOR2 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530163/* CPLD Timing parameters for IFC CS2 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500164#define CFG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530165 FTIM0_GPCM_TEADC(0x0e) | \
166 FTIM0_GPCM_TEAHC(0x0e))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500167#define CFG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530168 FTIM1_GPCM_TRAD(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500169#define CFG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800170 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530171 FTIM2_GPCM_TWP(0x1f))
Tom Rini6a5dccc2022-11-16 13:10:41 -0500172#define CFG_SYS_CS2_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530173
174/* NAND Flash on IFC */
Tom Rinib4213492022-11-12 17:36:51 -0500175#define CFG_SYS_NAND_BASE 0xff800000
176#define CFG_SYS_NAND_BASE_PHYS (0xf00000000ull | CFG_SYS_NAND_BASE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530177
Tom Rinib4213492022-11-12 17:36:51 -0500178#define CFG_SYS_NAND_CSPR_EXT (0xf)
179#define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530180 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
181 | CSPR_MSEL_NAND /* MSEL = NAND */ \
182 | CSPR_V)
Tom Rinib4213492022-11-12 17:36:51 -0500183#define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530184
Tom Rinib4213492022-11-12 17:36:51 -0500185#define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530186 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
187 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
188 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
189 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
190 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
191 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
192
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530193/* ONFI NAND Flash mode0 Timing Params */
Tom Rinib4213492022-11-12 17:36:51 -0500194#define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530195 FTIM0_NAND_TWP(0x18) | \
196 FTIM0_NAND_TWCHT(0x07) | \
197 FTIM0_NAND_TWH(0x0a))
Tom Rinib4213492022-11-12 17:36:51 -0500198#define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530199 FTIM1_NAND_TWBE(0x39) | \
200 FTIM1_NAND_TRR(0x0e) | \
201 FTIM1_NAND_TRP(0x18))
Tom Rinib4213492022-11-12 17:36:51 -0500202#define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530203 FTIM2_NAND_TREH(0x0a) | \
204 FTIM2_NAND_TWHRE(0x1e))
Tom Rinib4213492022-11-12 17:36:51 -0500205#define CFG_SYS_NAND_FTIM3 0x0
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530206
Tom Rinib4213492022-11-12 17:36:51 -0500207#define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530208
Miquel Raynald0935362019-10-03 19:50:03 +0200209#if defined(CONFIG_MTD_RAW_NAND)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500210#define CFG_SYS_CSPR0_EXT CFG_SYS_NAND_CSPR_EXT
211#define CFG_SYS_CSPR0 CFG_SYS_NAND_CSPR
212#define CFG_SYS_AMASK0 CFG_SYS_NAND_AMASK
213#define CFG_SYS_CSOR0 CFG_SYS_NAND_CSOR
214#define CFG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
215#define CFG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
216#define CFG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
217#define CFG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
218#define CFG_SYS_CSPR1_EXT CFG_SYS_NOR_CSPR_EXT
219#define CFG_SYS_CSPR1 CFG_SYS_NOR_CSPR
220#define CFG_SYS_AMASK1 CFG_SYS_NOR_AMASK
221#define CFG_SYS_CSOR1 CFG_SYS_NOR_CSOR
222#define CFG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
223#define CFG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
224#define CFG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
225#define CFG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530226#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500227#define CFG_SYS_CSPR0_EXT CFG_SYS_NOR_CSPR_EXT
228#define CFG_SYS_CSPR0 CFG_SYS_NOR_CSPR
229#define CFG_SYS_AMASK0 CFG_SYS_NOR_AMASK
230#define CFG_SYS_CSOR0 CFG_SYS_NOR_CSOR
231#define CFG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
232#define CFG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
233#define CFG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
234#define CFG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
235#define CFG_SYS_CSPR1_EXT CFG_SYS_NAND_CSPR_EXT
236#define CFG_SYS_CSPR1 CFG_SYS_NAND_CSPR
237#define CFG_SYS_AMASK1 CFG_SYS_NAND_AMASK
238#define CFG_SYS_CSOR1 CFG_SYS_NAND_CSOR
239#define CFG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
240#define CFG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
241#define CFG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
242#define CFG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530243#endif
244
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530245/* define to use L1 as initial stack */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500246#define CFG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
247#define CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
248#define CFG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530249/* The assembler doesn't like typecast */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500250#define CFG_SYS_INIT_RAM_ADDR_PHYS \
251 ((CFG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
252 CFG_SYS_INIT_RAM_ADDR_PHYS_LOW)
253#define CFG_SYS_INIT_RAM_SIZE 0x00004000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530254
Tom Rini6a5dccc2022-11-16 13:10:41 -0500255#define CFG_SYS_INIT_SP_OFFSET (CFG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530256
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530257/* Serial Port - controlled on board with jumper J8
258 * open - index 2
259 * shorted - index 1
260 */
Tom Rinidf6a2152022-11-16 13:10:28 -0500261#define CFG_SYS_NS16550_CLK (get_bus_freq(0)/2)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530262
Tom Rini6a5dccc2022-11-16 13:10:41 -0500263#define CFG_SYS_BAUDRATE_TABLE \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530264 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
265
Tom Rini6a5dccc2022-11-16 13:10:41 -0500266#define CFG_SYS_NS16550_COM1 (CFG_SYS_CCSRBAR+0x11C500)
267#define CFG_SYS_NS16550_COM2 (CFG_SYS_CCSRBAR+0x11C600)
268#define CFG_SYS_NS16550_COM3 (CFG_SYS_CCSRBAR+0x11D500)
269#define CFG_SYS_NS16550_COM4 (CFG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530270
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530271/* I2C bus multiplexer */
272#define I2C_MUX_PCA_ADDR 0x70
273#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530274
York Sun097aa602016-11-21 11:25:26 -0800275#if defined(CONFIG_TARGET_T1042RDB_PI) || \
276 defined(CONFIG_TARGET_T1040D4RDB) || \
277 defined(CONFIG_TARGET_T1042D4RDB)
vijay rai27cdc772014-03-31 11:46:34 +0530278/*
279 * RTC configuration
280 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500281#define CFG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530282
vijay rai27cdc772014-03-31 11:46:34 +0530283#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530284
285/*
286 * eSPI - Enhanced SPI
287 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530288
289/*
290 * General PCI
291 * Memory space is mapped 1-1, but I/O space must start from 0.
292 */
293
294#ifdef CONFIG_PCI
295/* controller 1, direct to uli, tgtid 3, Base address 20000 */
296#ifdef CONFIG_PCIE1
Tom Rini56af6592022-11-16 13:10:33 -0500297#define CFG_SYS_PCIE1_MEM_VIRT 0x80000000
298#define CFG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
299#define CFG_SYS_PCIE1_IO_VIRT 0xf8000000
300#define CFG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530301#endif
302
303/* controller 2, Slot 2, tgtid 2, Base address 201000 */
304#ifdef CONFIG_PCIE2
Tom Rini56af6592022-11-16 13:10:33 -0500305#define CFG_SYS_PCIE2_MEM_VIRT 0x90000000
306#define CFG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
307#define CFG_SYS_PCIE2_IO_VIRT 0xf8010000
308#define CFG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530309#endif
310
311/* controller 3, Slot 1, tgtid 1, Base address 202000 */
312#ifdef CONFIG_PCIE3
Tom Rini56af6592022-11-16 13:10:33 -0500313#define CFG_SYS_PCIE3_MEM_VIRT 0xa0000000
314#define CFG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530315#endif
316
317/* controller 4, Base address 203000 */
318#ifdef CONFIG_PCIE4
Tom Rini56af6592022-11-16 13:10:33 -0500319#define CFG_SYS_PCIE4_MEM_VIRT 0xb0000000
320#define CFG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530321#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530322#endif /* CONFIG_PCI */
323
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530324/*
325* USB
326*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530327
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530328#ifdef CONFIG_MMC
Tom Rini376b88a2022-10-28 20:27:13 -0400329#define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530330#endif
331
332/* Qman/Bman */
333#ifndef CONFIG_NOBQFMAN
Tom Rini6a5dccc2022-11-16 13:10:41 -0500334#define CFG_SYS_BMAN_NUM_PORTALS 10
335#define CFG_SYS_BMAN_MEM_BASE 0xf4000000
336#define CFG_SYS_BMAN_MEM_PHYS 0xff4000000ull
337#define CFG_SYS_BMAN_MEM_SIZE 0x02000000
338#define CFG_SYS_BMAN_SP_CENA_SIZE 0x4000
339#define CFG_SYS_BMAN_SP_CINH_SIZE 0x1000
340#define CFG_SYS_BMAN_CENA_BASE CFG_SYS_BMAN_MEM_BASE
341#define CFG_SYS_BMAN_CENA_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
342#define CFG_SYS_BMAN_CINH_BASE (CFG_SYS_BMAN_MEM_BASE + \
343 CFG_SYS_BMAN_CENA_SIZE)
344#define CFG_SYS_BMAN_CINH_SIZE (CFG_SYS_BMAN_MEM_SIZE >> 1)
345#define CFG_SYS_BMAN_SWP_ISDR_REG 0xE08
346#define CFG_SYS_QMAN_NUM_PORTALS 10
347#define CFG_SYS_QMAN_MEM_BASE 0xf6000000
348#define CFG_SYS_QMAN_MEM_PHYS 0xff6000000ull
349#define CFG_SYS_QMAN_MEM_SIZE 0x02000000
350#define CFG_SYS_QMAN_SP_CINH_SIZE 0x1000
351#define CFG_SYS_QMAN_CENA_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
352#define CFG_SYS_QMAN_CINH_BASE (CFG_SYS_QMAN_MEM_BASE + \
353 CFG_SYS_QMAN_CENA_SIZE)
354#define CFG_SYS_QMAN_CINH_SIZE (CFG_SYS_QMAN_MEM_SIZE >> 1)
355#define CFG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530356#endif /* CONFIG_NOBQFMAN */
357
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530358#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800359#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500360#define CFG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800361#elif defined(CONFIG_TARGET_T1040D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500362#define CFG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800363#elif defined(CONFIG_TARGET_T1042D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500364#define CFG_SYS_SGMII1_PHY_ADDR 0x02
365#define CFG_SYS_SGMII2_PHY_ADDR 0x03
366#define CFG_SYS_SGMII3_PHY_ADDR 0x01
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530367#endif
368
York Sun097aa602016-11-21 11:25:26 -0800369#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Tom Rini6a5dccc2022-11-16 13:10:41 -0500370#define CFG_SYS_RGMII1_PHY_ADDR 0x04
371#define CFG_SYS_RGMII2_PHY_ADDR 0x05
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530372#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500373#define CFG_SYS_RGMII1_PHY_ADDR 0x01
374#define CFG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530375#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530376
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200377/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800378#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
York Sun37cdf5d2016-11-18 13:31:27 -0800379#ifdef CONFIG_TARGET_T1040RDB
Tom Rini6a5dccc2022-11-16 13:10:41 -0500380#define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
381#define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530382#else
Tom Rini6a5dccc2022-11-16 13:10:41 -0500383#define CFG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
384#define CFG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530385#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200386#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530387#endif
388
389/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530390 * Miscellaneous configurable options
391 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530392
393/*
394 * For booting Linux, the board info and command line data
395 * have to be in the first 64 MB of memory, since this is
396 * the maximum mapped by the Linux kernel during initialization.
397 */
Tom Rini6a5dccc2022-11-16 13:10:41 -0500398#define CFG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530399
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530400/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530401 * Dynamic MTD Partition support with mtdparts
402 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530403
404/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530405 * Environment Configuration
406 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530407
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530408#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530409#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530410
York Sun37cdf5d2016-11-18 13:31:27 -0800411#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530412#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800413#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530414#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800415#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530416#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800417#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530418#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800419#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530420#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530421#endif
422
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530423#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530424 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
425 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
426 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530427 "netdev=eth0\0" \
Tom Rini1479a832022-12-02 16:42:27 -0500428 "uboot=" CONFIG_UBOOTPATH "\0" \
Simon Glass72cc5382022-10-20 18:22:39 -0600429 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530430 "tftpflash=tftpboot $loadaddr $uboot && " \
431 "protect off $ubootaddr +$filesize && " \
432 "erase $ubootaddr +$filesize && " \
433 "cp.b $loadaddr $ubootaddr $filesize && " \
434 "protect on $ubootaddr +$filesize && " \
435 "cmp.b $loadaddr $ubootaddr $filesize\0" \
436 "consoledev=ttyS0\0" \
437 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530438 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500439 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530440 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500441 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530442
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530443#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530444
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530445#endif /* __CONFIG_H */