blob: d50a5263a708a0811623974b72b5aba898efd470 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Reinhard Arlt46911792009-07-25 06:19:12 +02002/*
3 * esd vme8349 U-Boot configuration file
4 * Copyright (c) 2008, 2009 esd gmbh Hannover Germany
5 *
Wolfgang Denk291ba1b2010-10-06 09:05:45 +02006 * (C) Copyright 2006-2010
Reinhard Arlt46911792009-07-25 06:19:12 +02007 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * reinhard.arlt@esd-electronics.de
10 * Based on the MPC8349EMDS config.
Reinhard Arlt46911792009-07-25 06:19:12 +020011 */
12
13/*
14 * vme8349 board configuration file.
15 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
20/*
21 * High Level Configuration Options
22 */
23#define CONFIG_E300 1 /* E300 Family */
Reinhard Arlt46911792009-07-25 06:19:12 +020024
Reinhard Arlt46911792009-07-25 06:19:12 +020025/* Don't enable PCI2 on vme834x - it doesn't exist physically. */
26#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
27
Reinhard Arlt46911792009-07-25 06:19:12 +020028#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
29#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
30#define CONFIG_SYS_MEMTEST_END 0x00100000
31
32/*
33 * DDR Setup
34 */
35#define CONFIG_DDR_ECC /* only for ECC DDR module */
36#define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
Reinhard Arlt63881352009-12-08 09:13:08 +010037#define CONFIG_SPD_EEPROM
38#define SPD_EEPROM_ADDRESS 0x54
39#define CONFIG_SYS_READ_SPD vme8349_read_spd
Reinhard Arlt46911792009-07-25 06:19:12 +020040#define CONFIG_SYS_83XX_DDR_USES_CS0 /* esd; Fsl board uses CS2/CS3 */
41
42/*
43 * 32-bit data path mode.
44 *
45 * Please note that using this mode for devices with the real density of 64-bit
46 * effectively reduces the amount of available memory due to the effect of
47 * wrapping around while translating address to row/columns, for example in the
48 * 256MB module the upper 128MB get aliased with contents of the lower
49 * 128MB); normally this define should be used for devices with real 32-bit
50 * data path.
51 */
52#undef CONFIG_DDR_32BIT
53
54#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is sys memory*/
55#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
56#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershbergercc03b802011-10-11 23:57:29 -050057#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
58 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
Reinhard Arlt46911792009-07-25 06:19:12 +020059#define CONFIG_DDR_2T_TIMING
Joe Hershbergercc03b802011-10-11 23:57:29 -050060#define CONFIG_SYS_DDRCDR (DDRCDR_DHC_EN \
61 | DDRCDR_ODT \
62 | DDRCDR_Q_DRN)
63 /* 0x80080001 */
Reinhard Arlt46911792009-07-25 06:19:12 +020064
65/*
Reinhard Arlt46911792009-07-25 06:19:12 +020066 * FLASH on the Local Bus
67 */
Reinhard Arlt63881352009-12-08 09:13:08 +010068#define CONFIG_SYS_FLASH_BASE 0xf8000000 /* start of FLASH */
69#define CONFIG_SYS_FLASH_SIZE 128 /* flash size in MB */
Reinhard Arlt46911792009-07-25 06:19:12 +020070
Reinhard Arlt46911792009-07-25 06:19:12 +020071
Joe Hershbergerf05b9332011-10-11 23:57:30 -050072#define CONFIG_SYS_WINDOW1_BASE 0xf0000000
Mario Sixc1e29d92019-01-21 09:18:01 +010073
Reinhard Arlt46911792009-07-25 06:19:12 +020074
75#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
76#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device*/
77
78#undef CONFIG_SYS_FLASH_CHECKSUM
79#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase TO (ms) */
80#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO (ms) */
81
Joe Hershbergerbeb83452011-10-11 23:57:27 -050082#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Reinhard Arlt46911792009-07-25 06:19:12 +020083
84#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
85#define CONFIG_SYS_RAMBOOT
86#else
Reinhard Arlt63881352009-12-08 09:13:08 +010087#undef CONFIG_SYS_RAMBOOT
Reinhard Arlt46911792009-07-25 06:19:12 +020088#endif
89
90#define CONFIG_SYS_INIT_RAM_LOCK 1
91#define CONFIG_SYS_INIT_RAM_ADDR 0xF7000000 /* Initial RAM addr */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* size */
Reinhard Arlt46911792009-07-25 06:19:12 +020093
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020094#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +020095 GENERATED_GBL_DATA_SIZE)
Reinhard Arlt46911792009-07-25 06:19:12 +020096#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
97
98#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB */
Kim Phillips831d2f62012-06-30 18:29:20 -050099#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Malloc size */
Reinhard Arlt46911792009-07-25 06:19:12 +0200100
101/*
102 * Local Bus LCRR and LBCR regs
Reinhard Arlt63881352009-12-08 09:13:08 +0100103 * LCRR: no DLL bypass, Clock divider is 4
Reinhard Arlt46911792009-07-25 06:19:12 +0200104 * External Local Bus rate is
105 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
106 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200107#define CONFIG_SYS_LBC_LBCR 0x00000000
108
109#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
110
111/*
112 * Serial Port
113 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200114#define CONFIG_SYS_NS16550_SERIAL
115#define CONFIG_SYS_NS16550_REG_SIZE 1
116#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
117
118#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500119 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Reinhard Arlt46911792009-07-25 06:19:12 +0200120
121#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
122#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
123
Reinhard Arlt46911792009-07-25 06:19:12 +0200124/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200125#define CONFIG_SYS_I2C
126#define CONFIG_SYS_I2C_FSL
127#define CONFIG_SYS_FSL_I2C_SPEED 400000
128#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
129#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
130#define CONFIG_SYS_FSL_I2C2_SPEED 400000
131#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
132#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
133#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Paul Gortmaker04684f72009-10-02 18:54:20 -0400134/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SYS_SPD_BUS_NUM... */
Reinhard Arlt46911792009-07-25 06:19:12 +0200135
136#define CONFIG_SYS_I2C_8574_ADDR2 0x20 /* I2C1, PCF8574 */
137
138/* TSEC */
139#define CONFIG_SYS_TSEC1_OFFSET 0x24000
140#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
141#define CONFIG_SYS_TSEC2_OFFSET 0x25000
142#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
143
144/*
145 * General PCI
146 * Addresses are mapped 1-1.
147 */
148#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
149#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
150#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
151#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
152#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
153#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
154#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
155#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
156#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
157
158#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
159#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
160#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
161#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
162#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
163#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
164#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
165#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
166#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
167
168#if defined(CONFIG_PCI)
169
Reinhard Arlt46911792009-07-25 06:19:12 +0200170#undef CONFIG_EEPRO100
171#undef CONFIG_TULIP
172
173#if !defined(CONFIG_PCI_PNP)
174 #define PCI_ENET0_IOADDR 0xFIXME
175 #define PCI_ENET0_MEMADDR 0xFIXME
176 #define PCI_IDSEL_NUMBER 0xFIXME
177#endif
178
Reinhard Arlt63881352009-12-08 09:13:08 +0100179#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
180#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
181
Reinhard Arlt46911792009-07-25 06:19:12 +0200182#endif /* CONFIG_PCI */
183
184/*
185 * TSEC configuration
186 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200187
188#if defined(CONFIG_TSEC_ENET)
Reinhard Arlt46911792009-07-25 06:19:12 +0200189
Reinhard Arlt63881352009-12-08 09:13:08 +0100190#define CONFIG_GMII /* MII PHY management */
Reinhard Arlt46911792009-07-25 06:19:12 +0200191#define CONFIG_TSEC1
192#define CONFIG_TSEC1_NAME "TSEC0"
193#define CONFIG_TSEC2
194#define CONFIG_TSEC2_NAME "TSEC1"
195#define CONFIG_PHY_M88E1111
196#define TSEC1_PHY_ADDR 0x08
197#define TSEC2_PHY_ADDR 0x10
198#define TSEC1_PHYIDX 0
199#define TSEC2_PHYIDX 0
200#define TSEC1_FLAGS TSEC_GIGABIT
201#define TSEC2_FLAGS TSEC_GIGABIT
202
203/* Options are: TSEC[0-1] */
204#define CONFIG_ETHPRIME "TSEC0"
205
206#endif /* CONFIG_TSEC_ENET */
207
208/*
209 * Environment
210 */
211#ifndef CONFIG_SYS_RAMBOOT
Reinhard Arlt46911792009-07-25 06:19:12 +0200212 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0xc0000)
213 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
214 #define CONFIG_ENV_SIZE 0x2000
215
216/* Address and size of Redundant Environment Sector */
217#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
218#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
219
220#else
Reinhard Arlt46911792009-07-25 06:19:12 +0200221 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
222 #define CONFIG_ENV_SIZE 0x2000
223#endif
224
225#define CONFIG_LOADS_ECHO /* echo on for serial download */
226#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
227
228/*
229 * BOOTP options
230 */
231#define CONFIG_BOOTP_BOOTFILESIZE
Reinhard Arlt46911792009-07-25 06:19:12 +0200232
233/*
234 * Command line configuration.
235 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200236#define CONFIG_SYS_RTC_BUS_NUM 0x01
237#define CONFIG_SYS_I2C_RTC_ADDR 0x32
238#define CONFIG_RTC_RX8025
Reinhard Arlt46911792009-07-25 06:19:12 +0200239
Reinhard Arlt46911792009-07-25 06:19:12 +0200240/* Pass Ethernet MAC to VxWorks */
241#define CONFIG_SYS_VXWORKS_MAC_PTR 0x000043f0
242
243#undef CONFIG_WATCHDOG /* watchdog disabled */
244
245/*
246 * Miscellaneous configurable options
247 */
Reinhard Arlt46911792009-07-25 06:19:12 +0200248#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Reinhard Arlt46911792009-07-25 06:19:12 +0200249
Reinhard Arlt46911792009-07-25 06:19:12 +0200250/*
251 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700252 * have to be in the first 256 MB of memory, since this is
Reinhard Arlt46911792009-07-25 06:19:12 +0200253 * the maximum mapped by the Linux kernel during initialization.
254 */
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700255#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Init Memory map for Linux*/
Reinhard Arlt46911792009-07-25 06:19:12 +0200256
257#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
258
Reinhard Arlt46911792009-07-25 06:19:12 +0200259/* System IO Config */
260#define CONFIG_SYS_SICRH 0
261#define CONFIG_SYS_SICRL SICRL_LDP_A
262
Reinhard Arlt46911792009-07-25 06:19:12 +0200263#define CONFIG_SYS_GPIO1_PRELIM
264#define CONFIG_SYS_GPIO1_DIR 0x00100000
265#define CONFIG_SYS_GPIO1_DAT 0x00100000
266
267#define CONFIG_SYS_GPIO2_PRELIM
268#define CONFIG_SYS_GPIO2_DIR 0x78900000
269#define CONFIG_SYS_GPIO2_DAT 0x70100000
270
Reinhard Arlt46911792009-07-25 06:19:12 +0200271#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000272#define CONFIG_PCI_INDIRECT_BRIDGE
Reinhard Arlt46911792009-07-25 06:19:12 +0200273#endif
274
Reinhard Arlt46911792009-07-25 06:19:12 +0200275#if defined(CONFIG_CMD_KGDB)
276#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Reinhard Arlt46911792009-07-25 06:19:12 +0200277#endif
278
279/*
280 * Environment Configuration
281 */
282#define CONFIG_ENV_OVERWRITE
283
284#if defined(CONFIG_TSEC_ENET)
285#define CONFIG_HAS_ETH0
286#define CONFIG_HAS_ETH1
287#endif
288
Mario Six790d8442018-03-28 14:38:20 +0200289#define CONFIG_HOSTNAME "VME8349"
Joe Hershberger257ff782011-10-13 13:03:47 +0000290#define CONFIG_ROOTPATH "/tftpboot/rootfs"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000291#define CONFIG_BOOTFILE "uImage"
Reinhard Arlt46911792009-07-25 06:19:12 +0200292
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500293#define CONFIG_LOADADDR 800000 /* def location for tftp and bootm */
Reinhard Arlt46911792009-07-25 06:19:12 +0200294
Reinhard Arlt46911792009-07-25 06:19:12 +0200295#define CONFIG_EXTRA_ENV_SETTINGS \
296 "netdev=eth0\0" \
297 "hostname=vme8349\0" \
298 "nfsargs=setenv bootargs root=/dev/nfs rw " \
299 "nfsroot=${serverip}:${rootpath}\0" \
300 "ramargs=setenv bootargs root=/dev/ram rw\0" \
301 "addip=setenv bootargs ${bootargs} " \
302 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
303 ":${hostname}:${netdev}:off panic=1\0" \
304 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
305 "flash_nfs=run nfsargs addip addtty;" \
306 "bootm ${kernel_addr}\0" \
307 "flash_self=run ramargs addip addtty;" \
308 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
309 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
310 "bootm\0" \
311 "load=tftp 100000 /tftpboot/bdi2000/vme8349.bin\0" \
312 "update=protect off fff00000 fff3ffff; " \
313 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
314 "upd=run load update\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500315 "fdtaddr=780000\0" \
Reinhard Arlt46911792009-07-25 06:19:12 +0200316 "fdtfile=vme8349.dtb\0" \
317 ""
318
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500319#define CONFIG_NFSBOOTCOMMAND \
320 "setenv bootargs root=/dev/nfs rw " \
321 "nfsroot=$serverip:$rootpath " \
322 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
323 "$netdev:off " \
324 "console=$consoledev,$baudrate $othbootargs;" \
325 "tftp $loadaddr $bootfile;" \
326 "tftp $fdtaddr $fdtfile;" \
327 "bootm $loadaddr - $fdtaddr"
Reinhard Arlt46911792009-07-25 06:19:12 +0200328
329#define CONFIG_RAMBOOTCOMMAND \
Joe Hershbergerbeb83452011-10-11 23:57:27 -0500330 "setenv bootargs root=/dev/ram rw " \
331 "console=$consoledev,$baudrate $othbootargs;" \
332 "tftp $ramdiskaddr $ramdiskfile;" \
333 "tftp $loadaddr $bootfile;" \
334 "tftp $fdtaddr $fdtfile;" \
335 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Reinhard Arlt46911792009-07-25 06:19:12 +0200336
337#define CONFIG_BOOTCOMMAND "run flash_self"
338
Reinhard Arlt63881352009-12-08 09:13:08 +0100339#ifndef __ASSEMBLY__
340int vme8349_read_spd(unsigned char chip, unsigned int addr, int alen,
341 unsigned char *buffer, int len);
342#endif
343
Reinhard Arlt46911792009-07-25 06:19:12 +0200344#endif /* __CONFIG_H */