Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 2 | /* |
| 3 | * UniPhier SC (System Control) block registers |
| 4 | * |
Masahiro Yamada | 85ab607 | 2016-07-22 20:20:11 +0900 | [diff] [blame] | 5 | * Copyright (C) 2011-2015 Panasonic Corporation |
| 6 | * Copyright (C) 2015-2016 Socionext Inc. |
| 7 | * Author: Masahiro Yamada <yamada.masahiro@socionext.com> |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef ARCH_SC_REGS_H |
| 11 | #define ARCH_SC_REGS_H |
| 12 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 13 | #ifndef __ASSEMBLY__ |
| 14 | #include <linux/compiler.h> |
| 15 | #define sc_base ((void __iomem *)SC_BASE) |
| 16 | #endif |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 17 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 18 | #define SC_BASE 0x61840000 |
| 19 | |
| 20 | #define SC_DPLLCTRL 0x1200 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 21 | #define SC_DPLLCTRL_SSC_EN (0x1 << 31) |
| 22 | #define SC_DPLLCTRL_FOUTMODE_MASK (0xf << 16) |
| 23 | #define SC_DPLLCTRL_SSC_RATE (0x1 << 15) |
| 24 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 25 | #define SC_DPLLCTRL2 0x1204 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 26 | #define SC_DPLLCTRL2_NRSTDS (0x1 << 28) |
| 27 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 28 | #define SC_DPLLCTRL3 0x1208 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 29 | #define SC_DPLLCTRL3_LPFSEL_COEF2 (0x0 << 31) |
| 30 | #define SC_DPLLCTRL3_LPFSEL_COEF3 (0x1 << 31) |
| 31 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 32 | #define SC_UPLLCTRL 0x1210 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 33 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 34 | #define SC_VPLL27ACTRL 0x1270 |
| 35 | #define SC_VPLL27ACTRL2 0x1274 |
| 36 | #define SC_VPLL27ACTRL3 0x1278 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 37 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 38 | #define SC_VPLL27BCTRL 0x1290 |
| 39 | #define SC_VPLL27BCTRL2 0x1294 |
| 40 | #define SC_VPLL27BCTRL3 0x1298 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 41 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 42 | #define SC_RSTCTRL 0x2000 |
Masahiro Yamada | 046d8fd | 2015-02-27 02:26:58 +0900 | [diff] [blame] | 43 | #define SC_RSTCTRL_NRST_USB3B0 (0x1 << 17) /* USB3 #0 bus */ |
| 44 | #define SC_RSTCTRL_NRST_USB3C0 (0x1 << 16) /* USB3 #0 core */ |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 45 | #define SC_RSTCTRL_NRST_ETHER (0x1 << 12) |
Masahiro Yamada | 046d8fd | 2015-02-27 02:26:58 +0900 | [diff] [blame] | 46 | #define SC_RSTCTRL_NRST_GIO (0x1 << 6) |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 47 | /* Pro4 or older */ |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 48 | #define SC_RSTCTRL_NRST_UMC1 (0x1 << 5) |
| 49 | #define SC_RSTCTRL_NRST_UMC0 (0x1 << 4) |
| 50 | #define SC_RSTCTRL_NRST_NAND (0x1 << 2) |
| 51 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 52 | #define SC_RSTCTRL2 0x2004 |
Masahiro Yamada | 046d8fd | 2015-02-27 02:26:58 +0900 | [diff] [blame] | 53 | #define SC_RSTCTRL2_NRST_USB3B1 (0x1 << 17) /* USB3 #1 bus */ |
| 54 | #define SC_RSTCTRL2_NRST_USB3C1 (0x1 << 16) /* USB3 #1 core */ |
| 55 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 56 | #define SC_RSTCTRL3 0x2008 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 57 | |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 58 | /* Pro5 or newer */ |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 59 | #define SC_RSTCTRL4 0x200c |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 60 | #define SC_RSTCTRL4_NRST_UMCSB (0x1 << 12) /* UMC system bus */ |
| 61 | #define SC_RSTCTRL4_NRST_UMCA2 (0x1 << 10) /* UMC ch2 standby */ |
| 62 | #define SC_RSTCTRL4_NRST_UMCA1 (0x1 << 9) /* UMC ch1 standby */ |
| 63 | #define SC_RSTCTRL4_NRST_UMCA0 (0x1 << 8) /* UMC ch0 standby */ |
Masahiro Yamada | 1fe65d3 | 2015-09-22 00:27:41 +0900 | [diff] [blame] | 64 | #define SC_RSTCTRL4_NRST_UMC32 (0x1 << 6) /* UMC ch2 */ |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 65 | #define SC_RSTCTRL4_NRST_UMC31 (0x1 << 5) /* UMC ch1 */ |
| 66 | #define SC_RSTCTRL4_NRST_UMC30 (0x1 << 4) /* UMC ch0 */ |
| 67 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 68 | #define SC_RSTCTRL5 0x2010 |
Masahiro Yamada | 85ab607 | 2016-07-22 20:20:11 +0900 | [diff] [blame] | 69 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 70 | #define SC_RSTCTRL6 0x2014 |
Masahiro Yamada | 85ab607 | 2016-07-22 20:20:11 +0900 | [diff] [blame] | 71 | |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 72 | #define SC_CLKCTRL 0x2104 |
Masahiro Yamada | 046d8fd | 2015-02-27 02:26:58 +0900 | [diff] [blame] | 73 | #define SC_CLKCTRL_CEN_USB31 (0x1 << 17) /* USB3 #1 */ |
| 74 | #define SC_CLKCTRL_CEN_USB30 (0x1 << 16) /* USB3 #0 */ |
Masahiro Yamada | 40adf0a | 2015-02-27 02:26:50 +0900 | [diff] [blame] | 75 | #define SC_CLKCTRL_CEN_ETHER (0x1 << 12) |
Masahiro Yamada | 046d8fd | 2015-02-27 02:26:58 +0900 | [diff] [blame] | 76 | #define SC_CLKCTRL_CEN_GIO (0x1 << 6) |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 77 | /* Pro4 or older */ |
Masahiro Yamada | 40adf0a | 2015-02-27 02:26:50 +0900 | [diff] [blame] | 78 | #define SC_CLKCTRL_CEN_UMC (0x1 << 4) |
| 79 | #define SC_CLKCTRL_CEN_NAND (0x1 << 2) |
| 80 | #define SC_CLKCTRL_CEN_SBC (0x1 << 1) |
| 81 | #define SC_CLKCTRL_CEN_PERI (0x1 << 0) |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 82 | |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 83 | /* Pro5 or newer */ |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 84 | #define SC_CLKCTRL4 0x210c |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 85 | #define SC_CLKCTRL4_CEN_UMCSB (0x1 << 12) /* UMC system bus */ |
Masahiro Yamada | 1fe65d3 | 2015-09-22 00:27:41 +0900 | [diff] [blame] | 86 | #define SC_CLKCTRL4_CEN_UMC2 (0x1 << 2) /* UMC ch2 */ |
Masahiro Yamada | d5167d5 | 2015-09-22 00:27:40 +0900 | [diff] [blame] | 87 | #define SC_CLKCTRL4_CEN_UMC1 (0x1 << 1) /* UMC ch1 */ |
| 88 | #define SC_CLKCTRL4_CEN_UMC0 (0x1 << 0) /* UMC ch0 */ |
| 89 | |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 90 | /* System reset control register */ |
Masahiro Yamada | c84024c | 2019-07-10 20:07:41 +0900 | [diff] [blame^] | 91 | #define SC_IRQTIMSET 0x3000 |
| 92 | #define SC_SLFRSTSEL 0x3010 |
| 93 | #define SC_SLFRSTCTL 0x3014 |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 94 | |
| 95 | #endif /* ARCH_SC_REGS_H */ |