Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 2 | /* |
Ley Foon Tan | d5c5e3b | 2017-04-26 02:44:35 +0800 | [diff] [blame] | 3 | * Copyright (C) 2013-2017 Altera Corporation <www.altera.com> |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 4 | */ |
| 5 | |
Ley Foon Tan | d5c5e3b | 2017-04-26 02:44:35 +0800 | [diff] [blame] | 6 | #ifndef _SYSTEM_MANAGER_H_ |
| 7 | #define _SYSTEM_MANAGER_H_ |
Chin Liang See | cca9f45 | 2013-12-30 18:26:14 -0600 | [diff] [blame] | 8 | |
Ley Foon Tan | 3d3a860 | 2019-11-08 10:38:20 +0800 | [diff] [blame] | 9 | phys_addr_t socfpga_get_sysmgr_addr(void); |
| 10 | |
Siew Chin Lim | 8a71416 | 2021-03-01 20:04:10 +0800 | [diff] [blame] | 11 | #if defined(CONFIG_TARGET_SOCFPGA_SOC64) |
Ley Foon Tan | 0b1680e | 2019-11-27 15:55:18 +0800 | [diff] [blame] | 12 | #include <asm/arch/system_manager_soc64.h> |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 13 | #else |
Ley Foon Tan | c3b4963 | 2017-04-26 02:44:40 +0800 | [diff] [blame] | 14 | #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGPINMUX BIT(0) |
| 15 | #define SYSMGR_ROMCODEGRP_CTRL_WARMRSTCFGIO BIT(1) |
| 16 | #define SYSMGR_ECC_OCRAM_EN BIT(0) |
| 17 | #define SYSMGR_ECC_OCRAM_SERR BIT(3) |
| 18 | #define SYSMGR_ECC_OCRAM_DERR BIT(4) |
Marek Vasut | 6141272 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 19 | #define SYSMGR_FPGAINTF_USEFPGA 0x1 |
Ley Foon Tan | c3b4963 | 2017-04-26 02:44:40 +0800 | [diff] [blame] | 20 | #define SYSMGR_FPGAINTF_SPIM0 BIT(0) |
| 21 | #define SYSMGR_FPGAINTF_SPIM1 BIT(1) |
| 22 | #define SYSMGR_FPGAINTF_EMAC0 BIT(2) |
| 23 | #define SYSMGR_FPGAINTF_EMAC1 BIT(3) |
| 24 | #define SYSMGR_FPGAINTF_NAND BIT(4) |
| 25 | #define SYSMGR_FPGAINTF_SDMMC BIT(5) |
Marek Vasut | 6141272 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 26 | |
Dinh Nguyen | c4b66c4 | 2015-12-02 13:31:33 -0600 | [diff] [blame] | 27 | #define SYSMGR_SDMMC_DRVSEL_SHIFT 0 |
Marek Vasut | 6141272 | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 28 | |
Pavel Machek | 57d75eb | 2014-09-08 14:08:45 +0200 | [diff] [blame] | 29 | /* EMAC Group Bit definitions */ |
| 30 | #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII 0x0 |
| 31 | #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII 0x1 |
| 32 | #define SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII 0x2 |
| 33 | |
| 34 | #define SYSMGR_EMACGRP_CTRL_PHYSEL0_LSB 0 |
| 35 | #define SYSMGR_EMACGRP_CTRL_PHYSEL1_LSB 2 |
| 36 | #define SYSMGR_EMACGRP_CTRL_PHYSEL_MASK 0x3 |
| 37 | |
Ley Foon Tan | c3b4963 | 2017-04-26 02:44:40 +0800 | [diff] [blame] | 38 | /* For dedicated IO configuration */ |
| 39 | /* Voltage select enums */ |
| 40 | #define VOLTAGE_SEL_3V 0x0 |
| 41 | #define VOLTAGE_SEL_1P8V 0x1 |
| 42 | #define VOLTAGE_SEL_2P5V 0x2 |
| 43 | |
| 44 | /* Input buffer enable */ |
| 45 | #define INPUT_BUF_DISABLE 0 |
| 46 | #define INPUT_BUF_1P8V 1 |
| 47 | #define INPUT_BUF_2P5V3V 2 |
| 48 | |
| 49 | /* Weak pull up enable */ |
| 50 | #define WK_PU_DISABLE 0 |
| 51 | #define WK_PU_ENABLE 1 |
| 52 | |
| 53 | /* Pull up slew rate control */ |
| 54 | #define PU_SLW_RT_SLOW 0 |
| 55 | #define PU_SLW_RT_FAST 1 |
| 56 | #define PU_SLW_RT_DEFAULT PU_SLW_RT_SLOW |
| 57 | |
| 58 | /* Pull down slew rate control */ |
| 59 | #define PD_SLW_RT_SLOW 0 |
| 60 | #define PD_SLW_RT_FAST 1 |
| 61 | #define PD_SLW_RT_DEFAULT PD_SLW_RT_SLOW |
| 62 | |
| 63 | /* Drive strength control */ |
| 64 | #define PU_DRV_STRG_DEFAULT 0x10 |
| 65 | #define PD_DRV_STRG_DEFAULT 0x10 |
| 66 | |
| 67 | /* bit position */ |
| 68 | #define PD_DRV_STRG_LSB 0 |
| 69 | #define PD_SLW_RT_LSB 5 |
| 70 | #define PU_DRV_STRG_LSB 8 |
| 71 | #define PU_SLW_RT_LSB 13 |
| 72 | #define WK_PU_LSB 16 |
| 73 | #define INPUT_BUF_LSB 17 |
| 74 | #define BIAS_TRIM_LSB 19 |
| 75 | #define VOLTAGE_SEL_LSB 0 |
| 76 | |
| 77 | #define ALT_SYSMGR_NOC_H2F_SET_MSK BIT(0) |
| 78 | #define ALT_SYSMGR_NOC_LWH2F_SET_MSK BIT(4) |
| 79 | #define ALT_SYSMGR_NOC_F2H_SET_MSK BIT(8) |
| 80 | #define ALT_SYSMGR_NOC_F2SDR0_SET_MSK BIT(16) |
| 81 | #define ALT_SYSMGR_NOC_F2SDR1_SET_MSK BIT(20) |
| 82 | #define ALT_SYSMGR_NOC_F2SDR2_SET_MSK BIT(24) |
| 83 | #define ALT_SYSMGR_NOC_TMO_EN_SET_MSK BIT(0) |
| 84 | |
| 85 | #define ALT_SYSMGR_ECC_INTSTAT_SERR_OCRAM_SET_MSK BIT(1) |
| 86 | #define ALT_SYSMGR_ECC_INTSTAT_DERR_OCRAM_SET_MSK BIT(1) |
| 87 | |
Ley Foon Tan | d5c5e3b | 2017-04-26 02:44:35 +0800 | [diff] [blame] | 88 | #if defined(CONFIG_TARGET_SOCFPGA_GEN5) |
| 89 | #include <asm/arch/system_manager_gen5.h> |
Ley Foon Tan | c3b4963 | 2017-04-26 02:44:40 +0800 | [diff] [blame] | 90 | #elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10) |
| 91 | #include <asm/arch/system_manager_arria10.h> |
Ley Foon Tan | d5c5e3b | 2017-04-26 02:44:35 +0800 | [diff] [blame] | 92 | #endif |
| 93 | |
| 94 | #define SYSMGR_GET_BOOTINFO_BSEL(bsel) \ |
| 95 | (((bsel) >> SYSMGR_BOOTINFO_BSEL_SHIFT) & 7) |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 96 | #include <linux/bitops.h> |
Ley Foon Tan | 7cdb912 | 2018-05-18 22:05:24 +0800 | [diff] [blame] | 97 | #endif |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 98 | #endif /* _SYSTEM_MANAGER_H_ */ |