blob: 48a7ec6949f095d384e96ba3171b6363a890a0f3 [file] [log] [blame]
Dirk Behme595d37b2008-12-14 09:47:14 +01001/*
2 * Board specific setup info
3 *
4 * (C) Copyright 2008
5 * Texas Instruments, <www.ti.com>
6 *
7 * Initial Code by:
8 * Richard Woodruff <r-woodruff2@ti.com>
9 * Syed Mohammed Khasim <khasim@ti.com>
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <config.h>
31#include <version.h>
32#include <asm/arch/mem.h>
33#include <asm/arch/clocks_omap3.h>
34
35_TEXT_BASE:
Wolfgang Denk0708bc62010-10-07 21:51:12 +020036 .word CONFIG_SYS_TEXT_BASE /* sdram load addr from config.mk */
Dirk Behme595d37b2008-12-14 09:47:14 +010037
Simon Schwarz4bfb2422011-09-14 15:31:33 -040038.global save_boot_params
39save_boot_params:
40 #warning "Please implement save_boot_params for OMAP3"
41 bx lr
42
Aneesh Vd16dd012011-06-16 23:30:53 +000043.global omap3_gp_romcode_call
44omap3_gp_romcode_call:
45 PUSH {r4-r12, lr} @ Save all registers from ROM code!
46 MOV r12, r0 @ Copy the Service ID in R12
47 MOV r0, r1 @ Copy parameter to R0
48 mcr p15, 0, r0, c7, c10, 4 @ DSB
49 mcr p15, 0, r0, c7, c10, 5 @ DMB
50 .word 0xe1600070 @ SMC #0 to enter monitor - hand assembled
51 @ because we use -march=armv5
52 POP {r4-r12, pc}
53
54/*
55 * Funtion for making PPA HAL API calls in secure devices
56 * Input:
57 * R0 - Service ID
58 * R1 - paramer list
59 */
60.global do_omap3_emu_romcode_call
61do_omap3_emu_romcode_call:
62 PUSH {r4-r12, lr} @ Save all registers from ROM code!
63 MOV r12, r0 @ Copy the Secure Service ID in R12
64 MOV r3, r1 @ Copy the pointer to va_list in R3
65 MOV r1, #0 @ Process ID - 0
66 MOV r2, #OMAP3_EMU_HAL_START_HAL_CRITICAL @ Copy the pointer
67 @ to va_list in R3
68 MOV r6, #0xFF @ Indicate new Task call
69 mcr p15, 0, r0, c7, c10, 4 @ DSB
70 mcr p15, 0, r0, c7, c10, 5 @ DMB
71 .word 0xe1600071 @ SMC #1 to call PPA service - hand assembled
72 @ because we use -march=armv5
73 POP {r4-r12, pc}
74
Dirk Behme595d37b2008-12-14 09:47:14 +010075#if !defined(CONFIG_SYS_NAND_BOOT) && !defined(CONFIG_SYS_NAND_BOOT)
76/**************************************************************************
77 * cpy_clk_code: relocates clock code into SRAM where its safer to execute
78 * R1 = SRAM destination address.
79 *************************************************************************/
80.global cpy_clk_code
81 cpy_clk_code:
82 /* Copy DPLL code into SRAM */
83 adr r0, go_to_speed /* get addr of clock setting code */
84 mov r2, #384 /* r2 size to copy (div by 32 bytes) */
85 mov r1, r1 /* r1 <- dest address (passed in) */
86 add r2, r2, r0 /* r2 <- source end address */
87next2:
88 ldmia r0!, {r3 - r10} /* copy from source address [r0] */
89 stmia r1!, {r3 - r10} /* copy to target address [r1] */
90 cmp r0, r2 /* until source end address [r2] */
91 bne next2
92 mov pc, lr /* back to caller */
93
94/* ***************************************************************************
95 * go_to_speed: -Moves to bypass, -Commits clock dividers, -puts dpll at speed
96 * -executed from SRAM.
97 * R0 = CM_CLKEN_PLL-bypass value
98 * R1 = CM_CLKSEL1_PLL-m, n, and divider values
99 * R2 = CM_CLKSEL_CORE-divider values
100 * R3 = CM_IDLEST_CKGEN - addr dpll lock wait
101 *
102 * Note: If core unlocks/relocks and SDRAM is running fast already it gets
103 * confused. A reset of the controller gets it back. Taking away its
104 * L3 when its not in self refresh seems bad for it. Normally, this
105 * code runs from flash before SDR is init so that should be ok.
106 ****************************************************************************/
107.global go_to_speed
108 go_to_speed:
109 stmfd sp!, {r4 - r6}
110
111 /* move into fast relock bypass */
112 ldr r4, pll_ctl_add
113 str r0, [r4]
114wait1:
115 ldr r5, [r3] /* get status */
116 and r5, r5, #0x1 /* isolate core status */
117 cmp r5, #0x1 /* still locked? */
118 beq wait1 /* if lock, loop */
119
120 /* set new dpll dividers _after_ in bypass */
121 ldr r5, pll_div_add1
122 str r1, [r5] /* set m, n, m2 */
123 ldr r5, pll_div_add2
124 str r2, [r5] /* set l3/l4/.. dividers*/
125 ldr r5, pll_div_add3 /* wkup */
126 ldr r2, pll_div_val3 /* rsm val */
127 str r2, [r5]
128 ldr r5, pll_div_add4 /* gfx */
129 ldr r2, pll_div_val4
130 str r2, [r5]
131 ldr r5, pll_div_add5 /* emu */
132 ldr r2, pll_div_val5
133 str r2, [r5]
134
135 /* now prepare GPMC (flash) for new dpll speed */
136 /* flash needs to be stable when we jump back to it */
137 ldr r5, flash_cfg3_addr
138 ldr r2, flash_cfg3_val
139 str r2, [r5]
140 ldr r5, flash_cfg4_addr
141 ldr r2, flash_cfg4_val
142 str r2, [r5]
143 ldr r5, flash_cfg5_addr
144 ldr r2, flash_cfg5_val
145 str r2, [r5]
146 ldr r5, flash_cfg1_addr
147 ldr r2, [r5]
148 orr r2, r2, #0x3 /* up gpmc divider */
149 str r2, [r5]
150
151 /* lock DPLL3 and wait a bit */
152 orr r0, r0, #0x7 /* set up for lock mode */
153 str r0, [r4] /* lock */
154 nop /* ARM slow at this point working at sys_clk */
155 nop
156 nop
157 nop
158wait2:
159 ldr r5, [r3] /* get status */
160 and r5, r5, #0x1 /* isolate core status */
161 cmp r5, #0x1 /* still locked? */
162 bne wait2 /* if lock, loop */
163 nop
164 nop
165 nop
166 nop
167 ldmfd sp!, {r4 - r6}
168 mov pc, lr /* back to caller, locked */
169
170_go_to_speed: .word go_to_speed
171
172/* these constants need to be close for PIC code */
173/* The Nor has to be in the Flash Base CS0 for this condition to happen */
174flash_cfg1_addr:
Penda Naveen Kumarfc8b7aa2009-07-31 00:06:36 +0530175 .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG1)
Dirk Behme595d37b2008-12-14 09:47:14 +0100176flash_cfg3_addr:
Penda Naveen Kumarfc8b7aa2009-07-31 00:06:36 +0530177 .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG3)
Dirk Behme595d37b2008-12-14 09:47:14 +0100178flash_cfg3_val:
179 .word STNOR_GPMC_CONFIG3
180flash_cfg4_addr:
Penda Naveen Kumarfc8b7aa2009-07-31 00:06:36 +0530181 .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG4)
Dirk Behme595d37b2008-12-14 09:47:14 +0100182flash_cfg4_val:
183 .word STNOR_GPMC_CONFIG4
184flash_cfg5_val:
185 .word STNOR_GPMC_CONFIG5
186flash_cfg5_addr:
Penda Naveen Kumarfc8b7aa2009-07-31 00:06:36 +0530187 .word (GPMC_CONFIG_CS0_BASE + GPMC_CONFIG5)
Dirk Behme595d37b2008-12-14 09:47:14 +0100188pll_ctl_add:
189 .word CM_CLKEN_PLL
190pll_div_add1:
191 .word CM_CLKSEL1_PLL
192pll_div_add2:
193 .word CM_CLKSEL_CORE
194pll_div_add3:
195 .word CM_CLKSEL_WKUP
196pll_div_val3:
197 .word (WKUP_RSM << 1)
198pll_div_add4:
199 .word CM_CLKSEL_GFX
200pll_div_val4:
201 .word (GFX_DIV << 0)
202pll_div_add5:
203 .word CM_CLKSEL1_EMU
204pll_div_val5:
205 .word CLSEL1_EMU_VAL
206
207#endif
208
209.globl lowlevel_init
210lowlevel_init:
211 ldr sp, SRAM_STACK
212 str ip, [sp] /* stash old link register */
213 mov ip, lr /* save link reg across call */
214 bl s_init /* go setup pll, mux, memory */
215 ldr ip, [sp] /* restore save ip */
216 mov lr, ip /* restore link reg */
217
218 /* back to arch calling code */
219 mov pc, lr
220
221 /* the literal pools origin */
222 .ltorg
223
224REG_CONTROL_STATUS:
225 .word CONTROL_STATUS
226SRAM_STACK:
227 .word LOW_LEVEL_SRAM_STACK
228
229/* DPLL(1-4) PARAM TABLES */
230
231/*
232 * Each of the tables has M, N, FREQSEL, M2 values defined for nominal
233 * OPP (1.2V). The fields are defined according to dpll_param struct (clock.c).
234 * The values are defined for all possible sysclk and for ES1 and ES2.
235 */
236
237mpu_dpll_param:
238/* 12MHz */
239/* ES1 */
240.word MPU_M_12_ES1, MPU_N_12_ES1, MPU_FSEL_12_ES1, MPU_M2_12_ES1
241/* ES2 */
242.word MPU_M_12_ES2, MPU_N_12_ES2, MPU_FSEL_12_ES2, MPU_M2_ES2
243/* 3410 */
244.word MPU_M_12, MPU_N_12, MPU_FSEL_12, MPU_M2_12
245
246/* 13MHz */
247/* ES1 */
248.word MPU_M_13_ES1, MPU_N_13_ES1, MPU_FSEL_13_ES1, MPU_M2_13_ES1
249/* ES2 */
250.word MPU_M_13_ES2, MPU_N_13_ES2, MPU_FSEL_13_ES2, MPU_M2_13_ES2
251/* 3410 */
252.word MPU_M_13, MPU_N_13, MPU_FSEL_13, MPU_M2_13
253
254/* 19.2MHz */
255/* ES1 */
256.word MPU_M_19P2_ES1, MPU_N_19P2_ES1, MPU_FSEL_19P2_ES1, MPU_M2_19P2_ES1
257/* ES2 */
258.word MPU_M_19P2_ES2, MPU_N_19P2_ES2, MPU_FSEL_19P2_ES2, MPU_M2_19P2_ES2
259/* 3410 */
260.word MPU_M_19P2, MPU_N_19P2, MPU_FSEL_19P2, MPU_M2_19P2
261
262/* 26MHz */
263/* ES1 */
264.word MPU_M_26_ES1, MPU_N_26_ES1, MPU_FSEL_26_ES1, MPU_M2_26_ES1
265/* ES2 */
266.word MPU_M_26_ES2, MPU_N_26_ES2, MPU_FSEL_26_ES2, MPU_M2_26_ES2
267/* 3410 */
268.word MPU_M_26, MPU_N_26, MPU_FSEL_26, MPU_M2_26
269
270/* 38.4MHz */
271/* ES1 */
272.word MPU_M_38P4_ES1, MPU_N_38P4_ES1, MPU_FSEL_38P4_ES1, MPU_M2_38P4_ES1
273/* ES2 */
274.word MPU_M_38P4_ES2, MPU_N_38P4_ES2, MPU_FSEL_38P4_ES2, MPU_M2_38P4_ES2
275/* 3410 */
276.word MPU_M_38P4, MPU_N_38P4, MPU_FSEL_38P4, MPU_M2_38P4
277
278
279.globl get_mpu_dpll_param
280get_mpu_dpll_param:
281 adr r0, mpu_dpll_param
282 mov pc, lr
283
284iva_dpll_param:
285/* 12MHz */
286/* ES1 */
287.word IVA_M_12_ES1, IVA_N_12_ES1, IVA_FSEL_12_ES1, IVA_M2_12_ES1
288/* ES2 */
289.word IVA_M_12_ES2, IVA_N_12_ES2, IVA_FSEL_12_ES2, IVA_M2_12_ES2
290/* 3410 */
291.word IVA_M_12, IVA_N_12, IVA_FSEL_12, IVA_M2_12
292
293/* 13MHz */
294/* ES1 */
295.word IVA_M_13_ES1, IVA_N_13_ES1, IVA_FSEL_13_ES1, IVA_M2_13_ES1
296/* ES2 */
297.word IVA_M_13_ES2, IVA_N_13_ES2, IVA_FSEL_13_ES2, IVA_M2_13_ES2
298/* 3410 */
299.word IVA_M_13, IVA_N_13, IVA_FSEL_13, IVA_M2_13
300
301/* 19.2MHz */
302/* ES1 */
303.word IVA_M_19P2_ES1, IVA_N_19P2_ES1, IVA_FSEL_19P2_ES1, IVA_M2_19P2_ES1
304/* ES2 */
305.word IVA_M_19P2_ES2, IVA_N_19P2_ES2, IVA_FSEL_19P2_ES2, IVA_M2_19P2_ES2
306/* 3410 */
307.word IVA_M_19P2, IVA_N_19P2, IVA_FSEL_19P2, IVA_M2_19P2
308
309/* 26MHz */
310/* ES1 */
311.word IVA_M_26_ES1, IVA_N_26_ES1, IVA_FSEL_26_ES1, IVA_M2_26_ES1
312/* ES2 */
313.word IVA_M_26_ES2, IVA_N_26_ES2, IVA_FSEL_26_ES2, IVA_M2_26_ES2
314/* 3410 */
315.word IVA_M_26, IVA_N_26, IVA_FSEL_26, IVA_M2_26
316
317/* 38.4MHz */
318/* ES1 */
319.word IVA_M_38P4_ES1, IVA_N_38P4_ES1, IVA_FSEL_38P4_ES1, IVA_M2_38P4_ES1
320/* ES2 */
321.word IVA_M_38P4_ES2, IVA_N_38P4_ES2, IVA_FSEL_38P4_ES2, IVA_M2_38P4_ES2
322/* 3410 */
323.word IVA_M_38P4, IVA_N_38P4, IVA_FSEL_38P4, IVA_M2_38P4
324
325
326.globl get_iva_dpll_param
327get_iva_dpll_param:
328 adr r0, iva_dpll_param
329 mov pc, lr
330
331/* Core DPLL targets for L3 at 166 & L133 */
332core_dpll_param:
333/* 12MHz */
334/* ES1 */
335.word CORE_M_12_ES1, CORE_N_12_ES1, CORE_FSL_12_ES1, CORE_M2_12_ES1
336/* ES2 */
337.word CORE_M_12, CORE_N_12, CORE_FSEL_12, CORE_M2_12
338/* 3410 */
339.word CORE_M_12, CORE_N_12, CORE_FSEL_12, CORE_M2_12
340
341/* 13MHz */
342/* ES1 */
343.word CORE_M_13_ES1, CORE_N_13_ES1, CORE_FSL_13_ES1, CORE_M2_13_ES1
344/* ES2 */
345.word CORE_M_13, CORE_N_13, CORE_FSEL_13, CORE_M2_13
346/* 3410 */
347.word CORE_M_13, CORE_N_13, CORE_FSEL_13, CORE_M2_13
348
349/* 19.2MHz */
350/* ES1 */
351.word CORE_M_19P2_ES1, CORE_N_19P2_ES1, CORE_FSL_19P2_ES1, CORE_M2_19P2_ES1
352/* ES2 */
353.word CORE_M_19P2, CORE_N_19P2, CORE_FSEL_19P2, CORE_M2_19P2
354/* 3410 */
355.word CORE_M_19P2, CORE_N_19P2, CORE_FSEL_19P2, CORE_M2_19P2
356
357/* 26MHz */
358/* ES1 */
359.word CORE_M_26_ES1, CORE_N_26_ES1, CORE_FSL_26_ES1, CORE_M2_26_ES1
360/* ES2 */
361.word CORE_M_26, CORE_N_26, CORE_FSEL_26, CORE_M2_26
362/* 3410 */
363.word CORE_M_26, CORE_N_26, CORE_FSEL_26, CORE_M2_26
364
365/* 38.4MHz */
366/* ES1 */
367.word CORE_M_38P4_ES1, CORE_N_38P4_ES1, CORE_FSL_38P4_ES1, CORE_M2_38P4_ES1
368/* ES2 */
369.word CORE_M_38P4, CORE_N_38P4, CORE_FSEL_38P4, CORE_M2_38P4
370/* 3410 */
371.word CORE_M_38P4, CORE_N_38P4, CORE_FSEL_38P4, CORE_M2_38P4
372
373.globl get_core_dpll_param
374get_core_dpll_param:
375 adr r0, core_dpll_param
376 mov pc, lr
377
378/* PER DPLL values are same for both ES1 and ES2 */
379per_dpll_param:
380/* 12MHz */
381.word PER_M_12, PER_N_12, PER_FSEL_12, PER_M2_12
382
383/* 13MHz */
384.word PER_M_13, PER_N_13, PER_FSEL_13, PER_M2_13
385
386/* 19.2MHz */
387.word PER_M_19P2, PER_N_19P2, PER_FSEL_19P2, PER_M2_19P2
388
389/* 26MHz */
390.word PER_M_26, PER_N_26, PER_FSEL_26, PER_M2_26
391
392/* 38.4MHz */
393.word PER_M_38P4, PER_N_38P4, PER_FSEL_38P4, PER_M2_38P4
394
395.globl get_per_dpll_param
396get_per_dpll_param:
397 adr r0, per_dpll_param
398 mov pc, lr
Steve Sakoman24e81c12010-08-18 07:34:09 -0700399
Alexander Holler96b549e2011-04-19 09:27:55 -0400400/* PER2 DPLL values */
401per2_dpll_param:
402/* 12MHz */
403.word PER2_M_12, PER2_N_12, PER2_FSEL_12, PER2_M2_12
404
405/* 13MHz */
406.word PER2_M_13, PER2_N_13, PER2_FSEL_13, PER2_M2_13
407
408/* 19.2MHz */
409.word PER2_M_19P2, PER2_N_19P2, PER2_FSEL_19P2, PER2_M2_19P2
410
411/* 26MHz */
412.word PER2_M_26, PER2_N_26, PER2_FSEL_26, PER2_M2_26
413
414/* 38.4MHz */
415.word PER2_M_38P4, PER2_N_38P4, PER2_FSEL_38P4, PER2_M2_38P4
416
417.globl get_per2_dpll_param
418get_per2_dpll_param:
419 adr r0, per2_dpll_param
420 mov pc, lr
421
Steve Sakoman24e81c12010-08-18 07:34:09 -0700422/*
423 * Tables for 36XX/37XX devices
424 *
425 */
426mpu_36x_dpll_param:
427/* 12MHz */
428.word 50, 0, 0, 1
429/* 13MHz */
430.word 600, 12, 0, 1
431/* 19.2MHz */
432.word 125, 3, 0, 1
433/* 26MHz */
434.word 300, 12, 0, 1
435/* 38.4MHz */
436.word 125, 7, 0, 1
437
438iva_36x_dpll_param:
439/* 12MHz */
440.word 130, 2, 0, 1
441/* 13MHz */
442.word 20, 0, 0, 1
443/* 19.2MHz */
444.word 325, 11, 0, 1
445/* 26MHz */
446.word 10, 0, 0, 1
447/* 38.4MHz */
448.word 325, 23, 0, 1
449
450core_36x_dpll_param:
451/* 12MHz */
452.word 100, 2, 0, 1
453/* 13MHz */
454.word 400, 12, 0, 1
455/* 19.2MHz */
456.word 375, 17, 0, 1
457/* 26MHz */
458.word 200, 12, 0, 1
459/* 38.4MHz */
460.word 375, 35, 0, 1
461
462per_36x_dpll_param:
463/* SYSCLK M N M2 M3 M4 M5 M6 m2DIV */
464.word 12000, 360, 4, 9, 16, 5, 4, 3, 1
465.word 13000, 864, 12, 9, 16, 9, 4, 3, 1
466.word 19200, 360, 7, 9, 16, 5, 4, 3, 1
467.word 26000, 432, 12, 9, 16, 9, 4, 3, 1
468.word 38400, 360, 15, 9, 16, 5, 4, 3, 1
469
470.globl get_36x_mpu_dpll_param
471get_36x_mpu_dpll_param:
472 adr r0, mpu_36x_dpll_param
473 mov pc, lr
474
475.globl get_36x_iva_dpll_param
476get_36x_iva_dpll_param:
477 adr r0, iva_36x_dpll_param
478 mov pc, lr
479
480.globl get_36x_core_dpll_param
481get_36x_core_dpll_param:
482 adr r0, core_36x_dpll_param
483 mov pc, lr
484
485.globl get_36x_per_dpll_param
486get_36x_per_dpll_param:
487 adr r0, per_36x_dpll_param
488 mov pc, lr