blob: 0bd0fd6ac29e5b6e49de8913288a90c1decda388 [file] [log] [blame]
Hao Zhang5cf77352014-10-22 16:32:29 +03001/*
2 * Keystone2: get clk rate for K2L
3 *
4 * (C) Copyright 2012-2014
5 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#include <common.h>
11#include <asm/arch/clock.h>
12#include <asm/arch/clock_defs.h>
13
Hao Zhang5cf77352014-10-22 16:32:29 +030014/**
15 * pll_freq_get - get pll frequency
16 * Fout = Fref * NF(mult) / NR(prediv) / OD
17 * @pll: pll identifier
18 */
19static unsigned long pll_freq_get(int pll)
20{
21 unsigned long mult = 1, prediv = 1, output_div = 2;
22 unsigned long ret;
23 u32 tmp, reg;
24
25 if (pll == CORE_PLL) {
26 ret = external_clk[sys_clk];
27 if (pllctl_reg_read(pll, ctl) & PLLCTL_PLLEN) {
28 /* PLL mode */
29 tmp = __raw_readl(KS2_MAINPLLCTL0);
30 prediv = (tmp & PLL_DIV_MASK) + 1;
31 mult = (((tmp & PLLM_MULT_HI_SMASK) >> 6) |
32 (pllctl_reg_read(pll, mult) &
33 PLLM_MULT_LO_MASK)) + 1;
34 output_div = ((pllctl_reg_read(pll, secctl) >>
35 PLL_CLKOD_SHIFT) & PLL_CLKOD_MASK) + 1;
36
37 ret = ret / prediv / output_div * mult;
38 }
39 } else {
40 switch (pll) {
41 case PASS_PLL:
42 ret = external_clk[pa_clk];
43 reg = KS2_PASSPLLCTL0;
44 break;
45 case TETRIS_PLL:
46 ret = external_clk[tetris_clk];
47 reg = KS2_ARMPLLCTL0;
48 break;
49 case DDR3_PLL:
50 ret = external_clk[ddr3_clk];
51 reg = KS2_DDR3APLLCTL0;
52 break;
53 default:
54 return 0;
55 }
56
57 tmp = __raw_readl(reg);
58 if (!(tmp & PLLCTL_BYPASS)) {
59 /* Bypass disabled */
60 prediv = (tmp & PLL_DIV_MASK) + 1;
61 mult = ((tmp >> PLL_MULT_SHIFT) & PLL_MULT_MASK) + 1;
62 output_div = ((tmp >> PLL_CLKOD_SHIFT) &
63 PLL_CLKOD_MASK) + 1;
64 ret = ((ret / prediv) * mult) / output_div;
65 }
66 }
67
68 return ret;
69}
70
71unsigned long clk_get_rate(unsigned int clk)
72{
73 switch (clk) {
74 case core_pll_clk: return pll_freq_get(CORE_PLL);
75 case pass_pll_clk: return pll_freq_get(PASS_PLL);
76 case tetris_pll_clk: return pll_freq_get(TETRIS_PLL);
77 case ddr3_pll_clk: return pll_freq_get(DDR3_PLL);
78 case sys_clk0_1_clk:
79 case sys_clk0_clk: return pll_freq_get(CORE_PLL) / pll0div_read(1);
80 case sys_clk1_clk: return pll_freq_get(CORE_PLL) / pll0div_read(2);
81 case sys_clk2_clk: return pll_freq_get(CORE_PLL) / pll0div_read(3);
82 case sys_clk3_clk: return pll_freq_get(CORE_PLL) / pll0div_read(4);
83 case sys_clk0_2_clk: return clk_get_rate(sys_clk0_clk) / 2;
84 case sys_clk0_3_clk: return clk_get_rate(sys_clk0_clk) / 3;
85 case sys_clk0_4_clk: return clk_get_rate(sys_clk0_clk) / 4;
86 case sys_clk0_6_clk: return clk_get_rate(sys_clk0_clk) / 6;
87 case sys_clk0_8_clk: return clk_get_rate(sys_clk0_clk) / 8;
88 case sys_clk0_12_clk: return clk_get_rate(sys_clk0_clk) / 12;
89 case sys_clk0_24_clk: return clk_get_rate(sys_clk0_clk) / 24;
90 case sys_clk1_3_clk: return clk_get_rate(sys_clk1_clk) / 3;
91 case sys_clk1_4_clk: return clk_get_rate(sys_clk1_clk) / 4;
92 case sys_clk1_6_clk: return clk_get_rate(sys_clk1_clk) / 6;
93 case sys_clk1_12_clk: return clk_get_rate(sys_clk1_clk) / 12;
94 default:
95 break;
96 }
97
98 return 0;
99}