Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * Configuration header file for K3 J721E EVM |
| 4 | * |
| 5 | * Copyright (C) 2018-2019 Texas Instruments Incorporated - http://www.ti.com/ |
| 6 | * Lokesh Vutla <lokeshvutla@ti.com> |
| 7 | */ |
| 8 | |
| 9 | #ifndef __CONFIG_J721E_EVM_H |
| 10 | #define __CONFIG_J721E_EVM_H |
| 11 | |
| 12 | #include <linux/sizes.h> |
| 13 | #include <config_distro_bootcmd.h> |
| 14 | #include <environment/ti/mmc.h> |
Suman Anna | cf8387c | 2019-09-04 16:01:43 +0530 | [diff] [blame] | 15 | #include <environment/ti/k3_rproc.h> |
Faiz Abbas | de304c5 | 2019-10-15 18:24:41 +0530 | [diff] [blame] | 16 | #include <environment/ti/ufs.h> |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 17 | |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 18 | /* DDR Configuration */ |
| 19 | #define CONFIG_SYS_SDRAM_BASE1 0x880000000 |
| 20 | |
| 21 | /* SPL Loader Configuration */ |
| 22 | #ifdef CONFIG_TARGET_J721E_A72_EVM |
| 23 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SPL_TEXT_BASE + \ |
| 24 | CONFIG_SYS_K3_NON_SECURE_MSRAM_SIZE) |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 25 | #else |
| 26 | /* |
| 27 | * Maximum size in memory allocated to the SPL BSS. Keep it as tight as |
| 28 | * possible (to allow the build to go through), as this directly affects |
| 29 | * our memory footprint. The less we use for BSS the more we have available |
| 30 | * for everything else. |
| 31 | */ |
| 32 | #define CONFIG_SPL_BSS_MAX_SIZE 0xA000 |
| 33 | /* |
| 34 | * Link BSS to be within SPL in a dedicated region located near the top of |
| 35 | * the MCU SRAM, this way making it available also before relocation. Note |
| 36 | * that we are not using the actual top of the MCU SRAM as there is a memory |
| 37 | * location filled in by the boot ROM that we want to read out without any |
| 38 | * interference from the C context. |
| 39 | */ |
| 40 | #define CONFIG_SPL_BSS_START_ADDR (CONFIG_SYS_K3_BOOT_PARAM_TABLE_INDEX -\ |
| 41 | CONFIG_SPL_BSS_MAX_SIZE) |
| 42 | /* Set the stack right below the SPL BSS section */ |
| 43 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_BSS_START_ADDR |
| 44 | /* Configure R5 SPL post-relocation malloc pool in DDR */ |
| 45 | #define CONFIG_SYS_SPL_MALLOC_START 0x84000000 |
| 46 | #define CONFIG_SYS_SPL_MALLOC_SIZE SZ_16M |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 47 | #endif |
| 48 | |
| 49 | #ifdef CONFIG_SYS_K3_SPL_ATF |
| 50 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "tispl.bin" |
| 51 | #endif |
| 52 | |
| 53 | #define CONFIG_SPL_MAX_SIZE CONFIG_SYS_K3_MAX_DOWNLODABLE_IMAGE_SIZE |
| 54 | |
| 55 | #define CONFIG_SYS_BOOTM_LEN SZ_64M |
| 56 | #define CONFIG_CQSPI_REF_CLK 133333333 |
| 57 | |
Vignesh Raghavendra | 8af36ce | 2019-10-23 13:30:04 +0530 | [diff] [blame] | 58 | /* HyperFlash related configuration */ |
| 59 | #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1 |
| 60 | |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 61 | /* U-Boot general configuration */ |
| 62 | #define EXTRA_ENV_J721E_BOARD_SETTINGS \ |
| 63 | "default_device_tree=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \ |
Andrew F. Davis | 685fb74 | 2019-08-12 15:59:53 -0400 | [diff] [blame] | 64 | "findfdt=setenv fdtfile ${default_device_tree}\0" \ |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 65 | "loadaddr=0x80080000\0" \ |
| 66 | "fdtaddr=0x82000000\0" \ |
| 67 | "overlayaddr=0x83000000\0" \ |
| 68 | "name_kern=Image\0" \ |
| 69 | "console=ttyS2,115200n8\0" \ |
| 70 | "args_all=setenv optargs earlycon=ns16550a,mmio32,0x02800000\0" \ |
| 71 | "run_kern=booti ${loadaddr} ${rd_spec} ${fdtaddr}\0" |
| 72 | |
| 73 | /* U-Boot MMC-specific configuration */ |
| 74 | #define EXTRA_ENV_J721E_BOARD_SETTINGS_MMC \ |
| 75 | "boot=mmc\0" \ |
| 76 | "mmcdev=1\0" \ |
| 77 | "bootpart=1:2\0" \ |
| 78 | "bootdir=/boot\0" \ |
| 79 | "rd_spec=-\0" \ |
| 80 | "init_mmc=run args_all args_mmc\0" \ |
| 81 | "get_fdt_mmc=load mmc ${bootpart} ${fdtaddr} ${bootdir}/${fdtfile}\0" \ |
| 82 | "get_overlay_mmc=" \ |
| 83 | "fdt address ${fdtaddr};" \ |
| 84 | "fdt resize 0x100000;" \ |
Andrew F. Davis | 685fb74 | 2019-08-12 15:59:53 -0400 | [diff] [blame] | 85 | "for overlay in $name_overlays;" \ |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 86 | "do;" \ |
| 87 | "load mmc ${bootpart} ${overlayaddr} ${bootdir}/${overlay} && " \ |
| 88 | "fdt apply ${overlayaddr};" \ |
| 89 | "done;\0" \ |
| 90 | "get_kern_mmc=load mmc ${bootpart} ${loadaddr} " \ |
| 91 | "${bootdir}/${name_kern}\0" |
| 92 | |
Suman Anna | cf8387c | 2019-09-04 16:01:43 +0530 | [diff] [blame] | 93 | #ifdef DEFAULT_RPROCS |
| 94 | #undef DEFAULT_RPROCS |
| 95 | #endif |
| 96 | #define DEFAULT_RPROCS "" \ |
| 97 | "3 /lib/firmware/j7-main-r5f0_1-fw " \ |
| 98 | "4 /lib/firmware/j7-main-r5f1_0-fw " \ |
| 99 | "6 /lib/firmware/j7-c66_0-fw " \ |
| 100 | "7 /lib/firmware/j7-c66_1-fw " \ |
| 101 | "8 /lib/firmware/j7-c71_0-fw " |
| 102 | |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 103 | /* Incorporate settings into the U-Boot environment */ |
| 104 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 105 | DEFAULT_MMC_TI_ARGS \ |
| 106 | EXTRA_ENV_J721E_BOARD_SETTINGS \ |
Suman Anna | cf8387c | 2019-09-04 16:01:43 +0530 | [diff] [blame] | 107 | EXTRA_ENV_J721E_BOARD_SETTINGS_MMC \ |
Faiz Abbas | de304c5 | 2019-10-15 18:24:41 +0530 | [diff] [blame] | 108 | EXTRA_ENV_RPROC_SETTINGS \ |
| 109 | DEFAULT_UFS_TI_ARGS |
Lokesh Vutla | 1a9dd21 | 2019-06-13 10:29:49 +0530 | [diff] [blame] | 110 | |
| 111 | /* Now for the remaining common defines */ |
| 112 | #include <configs/ti_armv7_common.h> |
| 113 | |
| 114 | #endif /* __CONFIG_J721E_EVM_H */ |