blob: e19a2b0826e4ce64377a9bfc2fc7582cb24fab35 [file] [log] [blame]
Simon Glass42bf7db2019-12-08 17:40:19 -07001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2019 Google LLC
4 * Written by Simon Glass <sjg@chromium.org>
5 */
6
7#include <common.h>
8#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Simon Glass42bf7db2019-12-08 17:40:19 -070010#include <asm/arch/iomap.h>
Bernhard Messerklingerd9461aa2020-05-18 12:33:34 +020011#include <asm/arch/fsp_bindings.h>
Simon Glass42bf7db2019-12-08 17:40:19 -070012#include <asm/fsp2/fsp_internal.h>
13#include <dm/uclass-internal.h>
14
Simon Glass42bf7db2019-12-08 17:40:19 -070015int fspm_update_config(struct udevice *dev, struct fspm_upd *upd)
16{
17 struct fsp_m_config *cfg = &upd->config;
18 struct fspm_arch_upd *arch = &upd->arch;
Simon Glass1d2a3342020-07-09 18:43:17 -060019 int cache_ret = 0;
Bernhard Messerklingerd9461aa2020-05-18 12:33:34 +020020 ofnode node;
Simon Glass1d2a3342020-07-09 18:43:17 -060021 int ret;
Simon Glass42bf7db2019-12-08 17:40:19 -070022
23 arch->nvs_buffer_ptr = NULL;
Simon Glass1d2a3342020-07-09 18:43:17 -060024 cache_ret = prepare_mrc_cache(upd);
25 if (cache_ret && cache_ret != -ENOENT)
26 return log_msg_ret("mrc", cache_ret);
Simon Glass42bf7db2019-12-08 17:40:19 -070027 arch->stack_base = (void *)0xfef96000;
28 arch->boot_loader_tolum_size = 0;
Simon Glassa929b932020-07-16 21:22:32 -060029 arch->boot_mode = cache_ret ? FSP_BOOT_WITH_FULL_CONFIGURATION :
30 FSP_BOOT_ASSUMING_NO_CONFIGURATION_CHANGES;
Simon Glass42bf7db2019-12-08 17:40:19 -070031
Bernhard Messerklingerd9461aa2020-05-18 12:33:34 +020032 node = dev_ofnode(dev);
33 if (!ofnode_valid(node))
34 return log_msg_ret("fsp-m settings", -ENOENT);
Simon Glass42bf7db2019-12-08 17:40:19 -070035
Simon Glass1d2a3342020-07-09 18:43:17 -060036 ret = fsp_m_update_config_from_dtb(node, cfg);
37 if (ret)
38 return log_msg_ret("dtb", cache_ret);
39
40 return cache_ret;
Simon Glass42bf7db2019-12-08 17:40:19 -070041}
42
43/*
44 * The FSP-M binary appears to break the SPI controller. It can be fixed by
45 * writing the BAR again, so do that here
46 */
47int fspm_done(struct udevice *dev)
48{
49 struct udevice *spi;
50 int ret;
51
52 /* Don't probe the device, since that reads the BAR */
53 ret = uclass_find_first_device(UCLASS_SPI, &spi);
54 if (ret)
55 return log_msg_ret("SPI", ret);
56 if (!spi)
57 return log_msg_ret("no SPI", -ENODEV);
58
59 dm_pci_write_config32(spi, PCI_BASE_ADDRESS_0,
60 IOMAP_SPI_BASE | PCI_BASE_ADDRESS_SPACE_MEMORY);
61
62 return 0;
63}