blob: a9c0421b140b81c67949072ed5e3a792041619cf [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Steve Sakoman1ad21582010-06-08 13:07:46 -07002/*
3 * (C) Copyright 2010
4 * Texas Instruments, <www.ti.com>
5 *
6 * Authors:
7 * Aneesh V <aneesh@ti.com>
Sricharan9310ff72011-11-15 09:49:55 -05008 * Sricharan R <r.sricharan@ti.com>
Steve Sakoman1ad21582010-06-08 13:07:46 -07009 */
10
Sricharan9310ff72011-11-15 09:49:55 -050011#ifndef _OMAP5_H_
12#define _OMAP5_H_
Steve Sakoman1ad21582010-06-08 13:07:46 -070013
14#if !(defined(__KERNEL_STRICT_NAMES) || defined(__ASSEMBLY__))
15#include <asm/types.h>
16#endif /* !(__KERNEL_STRICT_NAMES || __ASSEMBLY__) */
17
Tom Rinicfff4aa2016-08-26 13:30:43 -040018#include <linux/sizes.h>
19
Steve Sakoman1ad21582010-06-08 13:07:46 -070020/*
21 * L4 Peripherals - L4 Wakeup and L4 Core now
22 */
Sricharan9310ff72011-11-15 09:49:55 -050023#define OMAP54XX_L4_CORE_BASE 0x4A000000
24#define OMAP54XX_L4_WKUP_BASE 0x4Ae00000
25#define OMAP54XX_L4_PER_BASE 0x48000000
Steve Sakoman1ad21582010-06-08 13:07:46 -070026
Lokesh Vutlabd1f0df2013-05-30 03:19:28 +000027/* CONTROL ID CODE */
28#define CONTROL_CORE_ID_CODE 0x4A002204
29#define CONTROL_WKUP_ID_CODE 0x4AE0C204
Steve Sakoman1ad21582010-06-08 13:07:46 -070030
Nishanth Menon813fe9d2016-11-29 15:22:00 +053031#if defined(CONFIG_DRA7XX)
Lokesh Vutlabd1f0df2013-05-30 03:19:28 +000032#define CONTROL_ID_CODE CONTROL_WKUP_ID_CODE
33#else
34#define CONTROL_ID_CODE CONTROL_CORE_ID_CODE
35#endif
Aneesh V162ced32011-07-21 09:10:04 -040036
Nishanth Menon813fe9d2016-11-29 15:22:00 +053037#if defined(CONFIG_DRA7XX)
Kishon Vijay Abraham Ice61fd72015-02-23 18:40:19 +053038#define DRA7_USB_OTG_SS1_BASE 0x48890000
39#define DRA7_USB_OTG_SS1_GLUE_BASE 0x48880000
40#define DRA7_USB3_PHY1_PLL_CTRL 0x4A084C00
41#define DRA7_USB3_PHY1_POWER 0x4A002370
42#define DRA7_USB2_PHY1_POWER 0x4A002300
43
44#define DRA7_USB_OTG_SS2_BASE 0x488D0000
45#define DRA7_USB_OTG_SS2_GLUE_BASE 0x488C0000
46#define DRA7_USB2_PHY2_POWER 0x4A002E74
Kishon Vijay Abraham I5a3e0622015-08-19 14:13:20 +053047#else
48#define OMAP5XX_USB_OTG_SS_BASE 0x4A030000
49#define OMAP5XX_USB_OTG_SS_GLUE_BASE 0x4A020000
50#define OMAP5XX_USB3_PHY_PLL_CTRL 0x4A084C00
51#define OMAP5XX_USB3_PHY_POWER 0x4A002370
52#define OMAP5XX_USB2_PHY_POWER 0x4A002300
Kishon Vijay Abraham Ice61fd72015-02-23 18:40:19 +053053#endif
54
Sricharan9310ff72011-11-15 09:49:55 -050055/* To be verified */
Lokesh Vutla20507ab2012-05-22 00:03:22 +000056#define OMAP5430_CONTROL_ID_CODE_ES1_0 0x0B94202F
SRICHARAN Rcf850562013-02-12 01:33:41 +000057#define OMAP5430_CONTROL_ID_CODE_ES2_0 0x1B94202F
Lokesh Vutla20507ab2012-05-22 00:03:22 +000058#define OMAP5432_CONTROL_ID_CODE_ES1_0 0x0B99802F
SRICHARAN Rcf850562013-02-12 01:33:41 +000059#define OMAP5432_CONTROL_ID_CODE_ES2_0 0x1B99802F
Praneeth Bajjuri9b21ff42017-08-21 12:50:52 +053060#define DRA762_CONTROL_ID_CODE_ES1_0 0x0BB5002F
Lokesh Vutla43c296f2013-02-12 21:29:03 +000061#define DRA752_CONTROL_ID_CODE_ES1_0 0x0B99002F
Nishanth Menon60475ff2014-01-14 10:54:42 -060062#define DRA752_CONTROL_ID_CODE_ES1_1 0x1B99002F
Nishanth Menon4de16682015-08-13 09:50:58 -050063#define DRA752_CONTROL_ID_CODE_ES2_0 0x2B99002F
Lokesh Vutla75725492014-05-15 11:08:38 +053064#define DRA722_CONTROL_ID_CODE_ES1_0 0x0B9BC02F
Ravi Babuaf9af442016-03-15 18:09:11 -050065#define DRA722_CONTROL_ID_CODE_ES2_0 0x1B9BC02F
Vishal Mahaveer42d25eb2017-08-26 16:51:22 -050066#define DRA722_CONTROL_ID_CODE_ES2_1 0x2B9BC02F
Aneesh V162ced32011-07-21 09:10:04 -040067
Lokesh Vutla69483e62017-12-29 11:47:51 +053068#define DRA762_ABZ_PACKAGE 0x2
69#define DRA762_ACD_PACKAGE 0x3
70
Steve Sakoman1ad21582010-06-08 13:07:46 -070071/* UART */
Sricharan9310ff72011-11-15 09:49:55 -050072#define UART1_BASE (OMAP54XX_L4_PER_BASE + 0x6a000)
73#define UART2_BASE (OMAP54XX_L4_PER_BASE + 0x6c000)
74#define UART3_BASE (OMAP54XX_L4_PER_BASE + 0x20000)
Dmitry Lifshitzca969442014-04-27 13:17:25 +030075#define UART4_BASE (OMAP54XX_L4_PER_BASE + 0x6e000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070076
77/* General Purpose Timers */
Sricharan9310ff72011-11-15 09:49:55 -050078#define GPT1_BASE (OMAP54XX_L4_WKUP_BASE + 0x18000)
79#define GPT2_BASE (OMAP54XX_L4_PER_BASE + 0x32000)
80#define GPT3_BASE (OMAP54XX_L4_PER_BASE + 0x34000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070081
82/* Watchdog Timer2 - MPU watchdog */
Sricharan9310ff72011-11-15 09:49:55 -050083#define WDT2_BASE (OMAP54XX_L4_WKUP_BASE + 0x14000)
Steve Sakoman1ad21582010-06-08 13:07:46 -070084
Matt Porter30746262013-10-07 15:52:59 +053085/* QSPI */
86#define QSPI_BASE 0x4B300000
87
Roger Quadrosd50e63d2013-11-11 16:56:40 +020088/* SATA */
89#define DWC_AHSATA_BASE 0x4A140000
90
Steve Sakoman1ad21582010-06-08 13:07:46 -070091/*
92 * Hardware Register Details
93 */
94
95/* Watchdog Timer */
96#define WD_UNLOCK1 0xAAAA
97#define WD_UNLOCK2 0x5555
98
99/* GP Timer */
100#define TCLR_ST (0x1 << 0)
101#define TCLR_AR (0x1 << 1)
102#define TCLR_PRE (0x1 << 5)
103
Aneesh Vb35f7cb2011-09-08 11:05:56 -0400104/* Control Module */
105#define LDOSRAM_ACTMODE_VSET_IN_MASK (0x1F << 5)
106#define LDOSRAM_VOLT_CTRL_OVERRIDE 0x0401040f
107#define CONTROL_EFUSE_1_OVERRIDE 0x1C4D0110
108#define CONTROL_EFUSE_2_OVERRIDE 0x00084000
109
110/* LPDDR2 IO regs */
111#define CONTROL_LPDDR2IO_SLEW_125PS_DRV8_PULL_DOWN 0x1C1C1C1C
112#define CONTROL_LPDDR2IO_SLEW_325PS_DRV8_GATE_KEEPER 0x9E9E9E9E
113#define CONTROL_LPDDR2IO_SLEW_315PS_DRV12_PULL_DOWN 0x7C7C7C7C
114#define LPDDR2IO_GR10_WD_MASK (3 << 17)
115#define CONTROL_LPDDR2IO_3_VAL 0xA0888C00
116
117/* CONTROL_EFUSE_2 */
118#define CONTROL_EFUSE_2_NMOS_PMOS_PTV_CODE_1 0x00ffc000
119
Balaji T K8372baf2013-06-06 05:04:32 +0000120#define SDCARD_BIAS_PWRDNZ (1 << 27)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000121#define SDCARD_PWRDNZ (1 << 26)
122#define SDCARD_BIAS_HIZ_MODE (1 << 25)
Balaji T Kd9cf8362012-03-12 02:25:49 +0000123#define SDCARD_PBIASLITE_VMODE (1 << 21)
Balaji T Kf843d332011-09-08 06:34:57 +0000124
Steve Sakoman1ad21582010-06-08 13:07:46 -0700125#ifndef __ASSEMBLY__
126
127struct s32ktimer {
128 unsigned char res[0x10];
129 unsigned int s32k_cr; /* 0x10 */
130};
131
SRICHARAN R36c366f2012-03-12 02:25:43 +0000132#define DEVICE_TYPE_SHIFT 0x6
133#define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)
SRICHARAN R36c366f2012-03-12 02:25:43 +0000134
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000135/* Output impedance control */
136#define ds_120_ohm 0x0
137#define ds_60_ohm 0x1
138#define ds_45_ohm 0x2
139#define ds_30_ohm 0x3
140#define ds_mask 0x3
141
142/* Slew rate control */
143#define sc_slow 0x0
144#define sc_medium 0x1
145#define sc_fast 0x2
146#define sc_na 0x3
147#define sc_mask 0x3
148
149/* Target capacitance control */
150#define lb_5_12_pf 0x0
151#define lb_12_25_pf 0x1
152#define lb_25_50_pf 0x2
153#define lb_50_80_pf 0x3
154#define lb_mask 0x3
155
156#define usb_i_mask 0x7
157
158#define DDR_IO_I_34OHM_SR_FASTEST_WD_DQ_NO_PULL_DQS_PULL_DOWN 0x80828082
159#define DDR_IO_I_34OHM_SR_FASTEST_WD_CK_CKE_NCS_CA_PULL_DOWN 0x82828200
160#define DDR_IO_0_DDR2_DQ_INT_EN_ALL_DDR3_CA_DIS_ALL 0x8421
161#define DDR_IO_1_DQ_OUT_EN_ALL_DQ_INT_EN_ALL 0x8421084
162#define DDR_IO_2_CA_OUT_EN_ALL_CA_INT_EN_ALL 0x8421000
163
Lokesh Vutlaff7b2a92012-05-22 00:03:23 +0000164#define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL 0x7C7C7C6C
165#define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL 0x64646464
166#define DDR_IO_0_VREF_CELLS_DDR3_VALUE 0xBAE8C631
167#define DDR_IO_1_VREF_CELLS_DDR3_VALUE 0xBC6318DC
168#define DDR_IO_2_VREF_CELLS_DDR3_VALUE 0x0
169
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000170#define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C
SRICHARAN Raff67572013-10-17 16:35:38 +0530171#define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64646464
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000172#define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631
SRICHARAN Raff67572013-10-17 16:35:38 +0530173#define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xBC6318DC
Lokesh Vutla79a9ec72013-02-12 01:33:44 +0000174#define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000
175
SRICHARAN R8ec587d2012-03-12 02:25:36 +0000176#define EFUSE_1 0x45145100
177#define EFUSE_2 0x45145100
178#define EFUSE_3 0x45145100
179#define EFUSE_4 0x45145100
Steve Sakoman1ad21582010-06-08 13:07:46 -0700180#endif /* __ASSEMBLY__ */
181
Tom Rinif7875682013-08-20 08:53:45 -0400182/*
183 * In all cases, the TRM defines the RAM Memory Map for the processor
184 * and indicates the area for the downloaded image. We use all of that
185 * space for download and once up and running may use other parts of the
186 * map for our needs. We set a scratch space that is at the end of the
187 * OMAP5 download area, but within the DRA7xx download area (as it is
188 * much larger) and do not, at this time, make use of the additional
189 * space.
190 */
Nishanth Menon813fe9d2016-11-29 15:22:00 +0530191#if defined(CONFIG_DRA7XX)
Sricharan Rcdb96192013-05-30 03:19:35 +0000192#define NON_SECURE_SRAM_START 0x40300000
193#define NON_SECURE_SRAM_END 0x40380000 /* Not inclusive */
Andrew F. Davis4bcc6a52017-02-15 09:16:53 -0600194#define NON_SECURE_SRAM_IMG_END 0x4037C000
Sricharan Rcdb96192013-05-30 03:19:35 +0000195#else
SRICHARAN Rd47786c2012-03-12 02:25:41 +0000196#define NON_SECURE_SRAM_START 0x40300000
Sricharan9310ff72011-11-15 09:49:55 -0500197#define NON_SECURE_SRAM_END 0x40320000 /* Not inclusive */
Tom Rinicfff4aa2016-08-26 13:30:43 -0400198#define NON_SECURE_SRAM_IMG_END 0x4031E000
Sricharan Rcdb96192013-05-30 03:19:35 +0000199#endif
Tom Rinicfff4aa2016-08-26 13:30:43 -0400200#define SRAM_SCRATCH_SPACE_ADDR (NON_SECURE_SRAM_IMG_END - SZ_1K)
Sricharan Rcdb96192013-05-30 03:19:35 +0000201
Steve Sakoman1ad21582010-06-08 13:07:46 -0700202/* base address for indirect vectors (internal boot mode) */
Sricharan9310ff72011-11-15 09:49:55 -0500203#define SRAM_ROM_VECT_BASE 0x4031F000
Sricharan9310ff72011-11-15 09:49:55 -0500204
Lokesh Vutla28049632013-02-12 01:33:45 +0000205/* CONTROL_SRCOMP_XXX_SIDE */
206#define OVERRIDE_XS_SHIFT 30
207#define OVERRIDE_XS_MASK (1 << 30)
208#define SRCODE_READ_XS_SHIFT 12
209#define SRCODE_READ_XS_MASK (0xff << 12)
210#define PWRDWN_XS_SHIFT 11
211#define PWRDWN_XS_MASK (1 << 11)
212#define DIVIDE_FACTOR_XS_SHIFT 4
213#define DIVIDE_FACTOR_XS_MASK (0x7f << 4)
214#define MULTIPLY_FACTOR_XS_SHIFT 1
215#define MULTIPLY_FACTOR_XS_MASK (0x7 << 1)
216#define SRCODE_OVERRIDE_SEL_XS_SHIFT 0
217#define SRCODE_OVERRIDE_SEL_XS_MASK (1 << 0)
218
Andrii Tseglytskyi28095da2013-05-20 22:42:08 +0000219/* ABB settings */
220#define OMAP_ABB_SETTLING_TIME 50
221#define OMAP_ABB_CLOCK_CYCLES 16
222
223/* ABB tranxdone mask */
224#define OMAP_ABB_MPU_TXDONE_MASK (0x1 << 7)
Nishanth Menon07be7572016-04-21 14:34:24 -0500225#define OMAP_ABB_MM_TXDONE_MASK (0x1 << 31)
Nishanth Menon59b92af2016-04-21 14:34:25 -0500226#define OMAP_ABB_IVA_TXDONE_MASK (0x1 << 30)
227#define OMAP_ABB_EVE_TXDONE_MASK (0x1 << 29)
228#define OMAP_ABB_GPU_TXDONE_MASK (0x1 << 28)
Andrii Tseglytskyi28095da2013-05-20 22:42:08 +0000229
230/* ABB efuse masks */
Nishanth Menon159a21f2017-08-04 21:42:09 -0500231#define OMAP5_PROD_ABB_FUSE_VSET_MASK (0x1F << 20)
232#define OMAP5_PROD_ABB_FUSE_ENABLE_MASK (0x1 << 25)
Nishanth Menon22737ab2014-01-14 12:27:29 -0600233#define DRA7_ABB_FUSE_VSET_MASK (0x1F << 20)
234#define DRA7_ABB_FUSE_ENABLE_MASK (0x1 << 25)
Andrii Tseglytskyi28095da2013-05-20 22:42:08 +0000235#define OMAP5_ABB_LDOVBBMPU_MUX_CTRL_MASK (0x1 << 10)
236#define OMAP5_ABB_LDOVBBMPU_VSET_OUT_MASK (0x1f << 0)
237
Sricharan308fe922011-11-15 09:50:03 -0500238#ifndef __ASSEMBLY__
Lokesh Vutla28049632013-02-12 01:33:45 +0000239struct srcomp_params {
240 s8 divide_factor;
241 s8 multiply_factor;
242};
243
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000244struct ctrl_ioregs {
245 u32 ctrl_ddrch;
246 u32 ctrl_lpddr2ch;
247 u32 ctrl_ddr3ch;
248 u32 ctrl_ddrio_0;
249 u32 ctrl_ddrio_1;
250 u32 ctrl_ddrio_2;
251 u32 ctrl_emif_sdram_config_ext;
SRICHARAN Re02f5f82013-11-08 17:40:37 +0530252 u32 ctrl_emif_sdram_config_ext_final;
Sricharan Rffa98182013-05-30 03:19:39 +0000253 u32 ctrl_ddr_ctrl_ext_0;
Lokesh Vutlad8ac0502013-02-04 04:22:05 +0000254};
Mugunthan V Nab48f782013-07-08 16:04:41 +0530255
Nishanth Menonbe3a5532015-08-13 09:51:00 -0500256void clrset_spare_register(u8 spare_type, u32 clear_bits, u32 set_bits);
257
Sricharan308fe922011-11-15 09:50:03 -0500258#endif /* __ASSEMBLY__ */
Paul Kocialkowskid5b76242015-07-15 16:02:19 +0200259
260/* Boot parameters */
261#ifndef __ASSEMBLY__
262struct omap_boot_parameters {
263 unsigned int boot_message;
264 unsigned int boot_device_descriptor;
265 unsigned char boot_device;
266 unsigned char reset_reason;
267 unsigned char ch_flags;
268};
269#endif
270
Steve Sakoman1ad21582010-06-08 13:07:46 -0700271#endif