blob: 5bbb8e760275f73759a66bef18054b0b0b0b2500 [file] [log] [blame]
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +02001/*
2 * (C) Copyright 2000-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2006
6 * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC885 1 /* This is a MPC885 CPU */
40#define CONFIG_TQM885D 1 /* ...on a TQM88D module */
41
42#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
43#define CFG_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
44#define CFG_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
Jens Gehrlein6b206d62007-09-26 17:55:54 +020045#define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020046 /* (it will be used if there is no */
47 /* 'cpuclk' variable with valid value) */
48
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020049#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
50
51#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
52
53#define CONFIG_BOOTCOUNT_LIMIT
54
55#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
56
57#define CONFIG_BOARD_TYPES 1 /* support board types */
58
59#define CONFIG_PREBOOT "echo;" \
60 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
61 "echo"
62
63#undef CONFIG_BOOTARGS
64
65#define CONFIG_EXTRA_ENV_SETTINGS \
66 "netdev=eth0\0" \
67 "nfsargs=setenv bootargs root=/dev/nfs rw " \
68 "nfsroot=${serverip}:${rootpath}\0" \
69 "ramargs=setenv bootargs root=/dev/ram rw\0" \
70 "addip=setenv bootargs ${bootargs} " \
71 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
72 ":${hostname}:${netdev}:off panic=1\0" \
73 "flash_nfs=run nfsargs addip;" \
74 "bootm ${kernel_addr}\0" \
75 "flash_self=run ramargs addip;" \
76 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
77 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
78 "rootpath=/opt/eldk/ppc_8xx\0" \
Martin Krausefa83bbb2007-09-26 17:55:56 +020079 "bootfile=/tftpboot/TQM885D/uImage\0" \
80 "fdt_addr=400C0000\0" \
81 "kernel_addr=40100000\0" \
82 "ramdisk_addr=40280000\0" \
83 "load=tftp 200000 ${u-boot}\0" \
84 "update=protect off 40000000 +${filesize};" \
85 "erase 40000000 +${filesize};" \
86 "cp.b 200000 40000000 ${filesize};" \
87 "protect on 40000000 +${filesize}\0" \
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +020088 ""
89#define CONFIG_BOOTCOMMAND "run flash_self"
90
91#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
92#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
93
94#undef CONFIG_WATCHDOG /* watchdog disabled */
95
96#define CONFIG_STATUS_LED 1 /* Status LED enabled */
97
98#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
99
100/* enable I2C and select the hardware/software driver */
101#undef CONFIG_HARD_I2C /* I2C with hardware support */
102#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
103
104#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
105#define CFG_I2C_SLAVE 0xFE
106
107#ifdef CONFIG_SOFT_I2C
108/*
109 * Software (bit-bang) I2C driver configuration
110 */
111#define PB_SCL 0x00000020 /* PB 26 */
112#define PB_SDA 0x00000010 /* PB 27 */
113
114#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
115#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
116#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
117#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
118#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
119 else immr->im_cpm.cp_pbdat &= ~PB_SDA
120#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
121 else immr->im_cpm.cp_pbdat &= ~PB_SCL
122#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
123#endif /* CONFIG_SOFT_I2C */
124
125#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
126#define CFG_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
127#define CFG_EEPROM_PAGE_WRITE_BITS 4
128#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
129
130# define CONFIG_RTC_DS1337 1
131# define CFG_I2C_RTC_ADDR 0x68
132
Jon Loeliger530ca672007-07-09 21:38:02 -0500133/*
134 * BOOTP options
135 */
136#define CONFIG_BOOTP_SUBNETMASK
137#define CONFIG_BOOTP_GATEWAY
138#define CONFIG_BOOTP_HOSTNAME
139#define CONFIG_BOOTP_BOOTPATH
140#define CONFIG_BOOTP_BOOTFILESIZE
141
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200142
143#define CONFIG_MAC_PARTITION
144#define CONFIG_DOS_PARTITION
145
Martin Krausefa83bbb2007-09-26 17:55:56 +0200146#undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200147
148#define CONFIG_TIMESTAMP /* but print image timestmps */
149
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200150
Jon Loeligeredccb462007-07-04 22:30:50 -0500151/*
152 * Command line configuration.
153 */
154#include <config_cmd_default.h>
155
156#define CONFIG_CMD_ASKENV
157#define CONFIG_CMD_DATE
158#define CONFIG_CMD_DHCP
159#define CONFIG_CMD_EEPROM
160#define CONFIG_CMD_I2C
161#define CONFIG_CMD_IDE
162#define CONFIG_CMD_MII
163#define CONFIG_CMD_NFS
164#define CONFIG_CMD_PING
165
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200166
167/*
168 * Miscellaneous configurable options
169 */
170#define CFG_LONGHELP /* undef to save memory */
171#define CFG_PROMPT "=> " /* Monitor Command Prompt */
172
Wolfgang Denk274bac52006-10-28 02:29:14 +0200173#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
174#define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200175#ifdef CFG_HUSH_PARSER
Wolfgang Denk274bac52006-10-28 02:29:14 +0200176#define CFG_PROMPT_HUSH_PS2 "> "
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200177#endif
178
Jon Loeligeredccb462007-07-04 22:30:50 -0500179#if defined(CONFIG_CMD_KGDB)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200180#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
181#else
182#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
183#endif
184#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
185#define CFG_MAXARGS 16 /* max number of command args */
186#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
187
188#define CFG_MEMTEST_START 0x0100000 /* memtest works on */
189#define CFG_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
190#define CFG_ALT_MEMTEST /* alternate, more extensive
191 memory test.*/
192
193#define CFG_LOAD_ADDR 0x100000 /* default load address */
194
195#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
196
197#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
198
199/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500200 * Enable loopw command.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200201 */
202#define CONFIG_LOOPW
203
204/*
205 * Low Level Configuration Settings
206 * (address mappings, register initial values, etc.)
207 * You should know what you are doing if you make changes here.
208 */
209/*-----------------------------------------------------------------------
210 * Internal Memory Mapped Register
211 */
212#define CFG_IMMR 0xFFF00000
213
214/*-----------------------------------------------------------------------
215 * Definitions for initial stack pointer and data area (in DPRAM)
216 */
217#define CFG_INIT_RAM_ADDR CFG_IMMR
218#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
219#define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
220#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
221#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
222
223/*-----------------------------------------------------------------------
224 * Start addresses for the final memory configuration
225 * (Set up by the startup code)
226 * Please note that CFG_SDRAM_BASE _must_ start at 0
227 */
228#define CFG_SDRAM_BASE 0x00000000
229#define CFG_FLASH_BASE 0x40000000
230#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
231#define CFG_MONITOR_BASE CFG_FLASH_BASE
Martin Krausefa83bbb2007-09-26 17:55:56 +0200232#define CFG_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200233
234/*
235 * For booting Linux, the board info and command line data
236 * have to be in the first 8 MB of memory, since this is
237 * the maximum mapped by the Linux kernel during initialization.
238 */
239#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
240
241/*-----------------------------------------------------------------------
242 * FLASH organization
243 */
244#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
245#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
246
247#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
248#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
249
250#define CFG_ENV_IS_IN_FLASH 1
251#define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
Martin Krausefa83bbb2007-09-26 17:55:56 +0200252#define CFG_ENV_SIZE 0x08000 /* Total Size of Environment */
253#define CFG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200254
255/* Address and size of Redundant Environment Sector */
256#define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
257#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
258
259/*-----------------------------------------------------------------------
260 * Hardware Information Block
261 */
262#define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
263#define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
264#define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
265
266/*-----------------------------------------------------------------------
267 * Cache Configuration
268 */
269#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligeredccb462007-07-04 22:30:50 -0500270#if defined(CONFIG_CMD_KGDB)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200271#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
272#endif
273
274/*-----------------------------------------------------------------------
275 * SYPCR - System Protection Control 11-9
276 * SYPCR can only be written once after reset!
277 *-----------------------------------------------------------------------
278 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
279 */
280#if defined(CONFIG_WATCHDOG)
281#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
282 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
283#else
284#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
285#endif
286
287/*-----------------------------------------------------------------------
288 * SIUMCR - SIU Module Configuration 11-6
289 *-----------------------------------------------------------------------
290 * PCMCIA config., multi-function pin tri-state
291 */
292#ifndef CONFIG_CAN_DRIVER
293#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
294#else /* we must activate GPL5 in the SIUMCR for CAN */
295#define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
296#endif /* CONFIG_CAN_DRIVER */
297
298/*-----------------------------------------------------------------------
299 * TBSCR - Time Base Status and Control 11-26
300 *-----------------------------------------------------------------------
301 * Clear Reference Interrupt Status, Timebase freezing enabled
302 */
303#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
304
305/*-----------------------------------------------------------------------
306 * PISCR - Periodic Interrupt Status and Control 11-31
307 *-----------------------------------------------------------------------
308 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
309 */
310#define CFG_PISCR (PISCR_PS | PISCR_PITF)
311
312/*-----------------------------------------------------------------------
313 * SCCR - System Clock and reset Control Register 15-27
314 *-----------------------------------------------------------------------
315 * Set clock output, timebase and RTC source and divider,
316 * power management and some other internal clocks
317 */
318#define SCCR_MASK SCCR_EBDF11
319#define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
320 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
321 SCCR_DFALCD00)
322
323/*-----------------------------------------------------------------------
324 * PCMCIA stuff
325 *-----------------------------------------------------------------------
326 *
327 */
328#define CFG_PCMCIA_MEM_ADDR (0xE0000000)
329#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
330#define CFG_PCMCIA_DMA_ADDR (0xE4000000)
331#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
332#define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
333#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
334#define CFG_PCMCIA_IO_ADDR (0xEC000000)
335#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
336
337/*-----------------------------------------------------------------------
338 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
339 *-----------------------------------------------------------------------
340 */
341
342#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
343
344#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
345#undef CONFIG_IDE_LED /* LED for ide not supported */
346#undef CONFIG_IDE_RESET /* reset for ide not supported */
347
348#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
349#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
350
351#define CFG_ATA_IDE0_OFFSET 0x0000
352
353#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
354
355/* Offset for data I/O */
356#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
357
358/* Offset for normal register accesses */
359#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
360
361/* Offset for alternate registers */
362#define CFG_ATA_ALT_OFFSET 0x0100
363
364/*-----------------------------------------------------------------------
365 *
366 *-----------------------------------------------------------------------
367 *
368 */
369#define CFG_DER 0
370
371/*
372 * Init Memory Controller:
373 *
374 * BR0/1 and OR0/1 (FLASH)
375 */
376
377#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
378#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
379
380/* used to re-map FLASH both when starting from SRAM or FLASH:
381 * restrict access enough to keep SRAM working (if any)
382 * but not too much to meddle with FLASH accesses
383 */
384#define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
385#define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
386
387/*
388 * FLASH timing: Default value of OR0 after reset
389 */
390#define CFG_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
391 OR_SCY_6_CLK | OR_TRLX)
392
393#define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
394#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
395#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
396
397#define CFG_OR1_REMAP CFG_OR0_REMAP
398#define CFG_OR1_PRELIM CFG_OR0_PRELIM
399#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
400
401/*
402 * BR2/3 and OR2/3 (SDRAM)
403 *
404 */
405#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
406#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
407#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
408
409/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
410#define CFG_OR_TIMING_SDRAM 0x00000A00
411
412#define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
413#define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
414
415#ifndef CONFIG_CAN_DRIVER
416#define CFG_OR3_PRELIM CFG_OR2_PRELIM
417#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
418#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
419#define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
420#define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
421#define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
422#define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
423 BR_PS_8 | BR_MS_UPMB | BR_V )
424#endif /* CONFIG_CAN_DRIVER */
425
426/*
427 * 4096 Rows from SDRAM example configuration
428 * 1000 factor s -> ms
429 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
430 * 4 Number of refresh cycles per period
431 * 64 Refresh cycle in ms per number of rows
432 */
433#define CFG_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
434
435/*
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200436 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
437 *
438 * CPUclock(MHz) * 31.2
439 * CFG_MAMR_PTA = ----------------------------------- with DFBRG = 0
440 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
441 *
442 * CPU clock = 15 MHz: CFG_MAMR_PTA = 29 -> 4 * 7.73 us
443 * CPU clock = 50 MHz: CFG_MAMR_PTA = 97 -> 4 * 7.76 us
444 * CPU clock = 66 MHz: CFG_MAMR_PTA = 128 -> 4 * 7.75 us
445 * CPU clock = 133 MHz: CFG_MAMR_PTA = 255 -> 4 * 7.67 us
446 *
447 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
448 * be met also in the default configuration, i.e. if environment variable
449 * 'cpuclk' is not set.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200450 */
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200451#define CFG_MAMR_PTA 128
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200452
453/*
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200454 * Memory Periodic Timer Prescaler Register (MPTPR) values.
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200455 */
Jens Gehrlein9bbaa032007-09-27 14:54:46 +0200456/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
457#define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16
458/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
459#define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200460
461/*
462 * MAMR settings for SDRAM
463 */
464
465/* 8 column SDRAM */
466#define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
467 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
468 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
469/* 9 column SDRAM */
470#define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
471 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
472 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
473/* 10 column SDRAM */
474#define CFG_MAMR_10COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
475 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
476 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
477
478/*
479 * Internal Definitions
480 *
481 * Boot Flags
482 */
483#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
484#define BOOTFLAG_WARM 0x02 /* Software reboot */
485
486/*
487 * Network configuration
488 */
489#define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
490#define CONFIG_FEC_ENET /* enable ethernet on FEC */
491#define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
492#define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
493
Jon Loeligeredccb462007-07-04 22:30:50 -0500494#if defined(CONFIG_CMD_MII)
Markus Klotzbuecher13af9f02006-07-12 15:26:01 +0200495#define CFG_DISCOVER_PHY
496#endif
497
498#define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
499 switching to another netwok (if the
500 tried network is unreachable) */
501
502#define CONFIG_ETHPRIME "SCC ETHERNET"
503
504#endif /* __CONFIG_H */