blob: a1f3c2bd290cc63be4af01d74564551831e234aa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
4 *
5 * This driver for AMD PCnet network controllers is derived from the
6 * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
wdenkc6097192002-11-03 00:24:07 +00007 */
8
9#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070010#include <cpu_func.h>
Marek Vasut978733b2020-05-17 18:24:24 +020011#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
wdenkc6097192002-11-03 00:24:07 +000013#include <malloc.h>
Marek Vasut60675d42020-05-17 16:16:45 +020014#include <memalign.h>
wdenkc6097192002-11-03 00:24:07 +000015#include <net.h>
Ben Warrenb794a932008-08-31 10:08:43 -070016#include <netdev.h>
Simon Glass274e0b02020-05-10 11:39:56 -060017#include <asm/cache.h>
wdenkc6097192002-11-03 00:24:07 +000018#include <asm/io.h>
19#include <pci.h>
Simon Glassdbd79542020-05-10 11:40:11 -060020#include <linux/delay.h>
wdenkc6097192002-11-03 00:24:07 +000021
Wolfgang Denk39158312008-04-24 23:44:26 +020022#define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
wdenkc6097192002-11-03 00:24:07 +000023
Wolfgang Denk99726cc2011-11-05 05:12:58 +000024#define PCNET_DEBUG1(fmt,args...) \
25 debug_cond(PCNET_DEBUG_LEVEL > 0, fmt ,##args)
26#define PCNET_DEBUG2(fmt,args...) \
27 debug_cond(PCNET_DEBUG_LEVEL > 1, fmt ,##args)
wdenkc6097192002-11-03 00:24:07 +000028
wdenkc6097192002-11-03 00:24:07 +000029/*
30 * Set the number of Tx and Rx buffers, using Log_2(# buffers).
31 * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
32 * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
33 */
34#define PCNET_LOG_TX_BUFFERS 0
35#define PCNET_LOG_RX_BUFFERS 2
36
37#define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
38#define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
39
40#define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
41#define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
42
43#define PKT_BUF_SZ 1544
44
45/* The PCNET Rx and Tx ring descriptors. */
46struct pcnet_rx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020047 u32 base;
48 s16 buf_length;
49 s16 status;
50 u32 msg_length;
51 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000052};
53
54struct pcnet_tx_head {
Wolfgang Denk39158312008-04-24 23:44:26 +020055 u32 base;
56 s16 length;
57 s16 status;
58 u32 misc;
59 u32 reserved;
wdenkc6097192002-11-03 00:24:07 +000060};
61
62/* The PCNET 32-Bit initialization block, described in databook. */
63struct pcnet_init_block {
Wolfgang Denk39158312008-04-24 23:44:26 +020064 u16 mode;
65 u16 tlen_rlen;
66 u8 phys_addr[6];
67 u16 reserved;
68 u32 filter[2];
69 /* Receive and transmit ring base, along with extra bits. */
70 u32 rx_ring;
71 u32 tx_ring;
72 u32 reserved2;
wdenkc6097192002-11-03 00:24:07 +000073};
74
Paul Burton52505922014-04-07 16:41:46 +010075struct pcnet_uncached_priv {
Wolfgang Denk39158312008-04-24 23:44:26 +020076 struct pcnet_rx_head rx_ring[RX_RING_SIZE];
77 struct pcnet_tx_head tx_ring[TX_RING_SIZE];
78 struct pcnet_init_block init_block;
Marek Vasut60675d42020-05-17 16:16:45 +020079} __aligned(ARCH_DMA_MINALIGN);
Paul Burton52505922014-04-07 16:41:46 +010080
Marek Vasutb346e1b2020-05-17 15:10:41 +020081struct pcnet_priv {
Marek Vasut60675d42020-05-17 16:16:45 +020082 struct pcnet_uncached_priv ucp;
Wolfgang Denk39158312008-04-24 23:44:26 +020083 /* Receive Buffer space */
Marek Vasut60675d42020-05-17 16:16:45 +020084 unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
85 struct pcnet_uncached_priv *uc;
Marek Vasutcf8ec982020-05-17 17:43:22 +020086 struct udevice *dev;
87 const char *name;
Marek Vasutcf8ec982020-05-17 17:43:22 +020088 void __iomem *iobase;
Marek Vasut5cfe7be2020-05-17 17:04:19 +020089 u8 *enetaddr;
Marek Vasut03304cc2020-05-17 17:28:31 +020090 u16 status;
Wolfgang Denk39158312008-04-24 23:44:26 +020091 int cur_rx;
92 int cur_tx;
Marek Vasutb346e1b2020-05-17 15:10:41 +020093};
wdenkc6097192002-11-03 00:24:07 +000094
wdenkc6097192002-11-03 00:24:07 +000095/* Offsets from base I/O address for WIO mode */
96#define PCNET_RDP 0x10
97#define PCNET_RAP 0x12
98#define PCNET_RESET 0x14
99#define PCNET_BDP 0x16
100
Marek Vasutf7377ad2020-05-17 17:00:42 +0200101static u16 pcnet_read_csr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000102{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200103 writew(index, lp->iobase + PCNET_RAP);
104 return readw(lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000105}
106
Marek Vasutf7377ad2020-05-17 17:00:42 +0200107static void pcnet_write_csr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000108{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200109 writew(index, lp->iobase + PCNET_RAP);
110 writew(val, lp->iobase + PCNET_RDP);
wdenkc6097192002-11-03 00:24:07 +0000111}
112
Marek Vasutf7377ad2020-05-17 17:00:42 +0200113static u16 pcnet_read_bcr(struct pcnet_priv *lp, int index)
wdenkc6097192002-11-03 00:24:07 +0000114{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200115 writew(index, lp->iobase + PCNET_RAP);
116 return readw(lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000117}
118
Marek Vasutf7377ad2020-05-17 17:00:42 +0200119static void pcnet_write_bcr(struct pcnet_priv *lp, int index, u16 val)
wdenkc6097192002-11-03 00:24:07 +0000120{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200121 writew(index, lp->iobase + PCNET_RAP);
122 writew(val, lp->iobase + PCNET_BDP);
wdenkc6097192002-11-03 00:24:07 +0000123}
124
Marek Vasutf7377ad2020-05-17 17:00:42 +0200125static void pcnet_reset(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000126{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200127 readw(lp->iobase + PCNET_RESET);
wdenkc6097192002-11-03 00:24:07 +0000128}
129
Marek Vasutf7377ad2020-05-17 17:00:42 +0200130static int pcnet_check(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000131{
Marek Vasutf7377ad2020-05-17 17:00:42 +0200132 writew(88, lp->iobase + PCNET_RAP);
133 return readw(lp->iobase + PCNET_RAP) == 88;
wdenkc6097192002-11-03 00:24:07 +0000134}
135
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200136static inline pci_addr_t pcnet_virt_to_mem(struct pcnet_priv *lp, void *addr)
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100137{
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100138 void *virt_addr = addr;
139
Marek Vasutcf8ec982020-05-17 17:43:22 +0200140 return dm_pci_virt_to_mem(lp->dev, virt_addr);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100141}
wdenkc6097192002-11-03 00:24:07 +0000142
143static struct pci_device_id supported[] = {
Marek Vasute2ea3612020-05-17 17:33:17 +0200144 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE) },
Wolfgang Denk39158312008-04-24 23:44:26 +0200145 {}
wdenkc6097192002-11-03 00:24:07 +0000146};
147
Marek Vasut03304cc2020-05-17 17:28:31 +0200148static int pcnet_probe_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000149{
Wolfgang Denk39158312008-04-24 23:44:26 +0200150 int chip_version;
151 char *chipname;
Wolfgang Denk39158312008-04-24 23:44:26 +0200152 int i;
wdenkc6097192002-11-03 00:24:07 +0000153
Wolfgang Denk39158312008-04-24 23:44:26 +0200154 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200155 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000156
Wolfgang Denk39158312008-04-24 23:44:26 +0200157 /* Check if register access is working */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200158 if (pcnet_read_csr(lp, 0) != 4 || !pcnet_check(lp)) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200159 printf("%s: CSR register access check failed\n", lp->name);
Wolfgang Denk39158312008-04-24 23:44:26 +0200160 return -1;
161 }
wdenkc6097192002-11-03 00:24:07 +0000162
Wolfgang Denk39158312008-04-24 23:44:26 +0200163 /* Identify the chip */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200164 chip_version = pcnet_read_csr(lp, 88) | (pcnet_read_csr(lp, 89) << 16);
Wolfgang Denk39158312008-04-24 23:44:26 +0200165 if ((chip_version & 0xfff) != 0x003)
166 return -1;
167 chip_version = (chip_version >> 12) & 0xffff;
168 switch (chip_version) {
169 case 0x2621:
170 chipname = "PCnet/PCI II 79C970A"; /* PCI */
171 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200172 case 0x2625:
173 chipname = "PCnet/FAST III 79C973"; /* PCI */
174 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200175 case 0x2627:
176 chipname = "PCnet/FAST III 79C975"; /* PCI */
177 break;
Wolfgang Denk39158312008-04-24 23:44:26 +0200178 default:
Paul Burton70ab8c02013-11-08 11:18:43 +0000179 printf("%s: PCnet version %#x not supported\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200180 lp->name, chip_version);
Wolfgang Denk39158312008-04-24 23:44:26 +0200181 return -1;
182 }
wdenkc6097192002-11-03 00:24:07 +0000183
Paul Burton70ab8c02013-11-08 11:18:43 +0000184 PCNET_DEBUG1("AMD %s\n", chipname);
wdenkc6097192002-11-03 00:24:07 +0000185
Wolfgang Denk39158312008-04-24 23:44:26 +0200186 /*
187 * In most chips, after a chip reset, the ethernet address is read from
188 * the station address PROM at the base address and programmed into the
189 * "Physical Address Registers" CSR12-14.
190 */
191 for (i = 0; i < 3; i++) {
192 unsigned int val;
193
Marek Vasutf7377ad2020-05-17 17:00:42 +0200194 val = pcnet_read_csr(lp, i + 12) & 0x0ffff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200195 /* There may be endianness issues here. */
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200196 lp->enetaddr[2 * i] = val & 0x0ff;
197 lp->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
Wolfgang Denk39158312008-04-24 23:44:26 +0200198 }
wdenkc6097192002-11-03 00:24:07 +0000199
Wolfgang Denk39158312008-04-24 23:44:26 +0200200 return 0;
wdenkc6097192002-11-03 00:24:07 +0000201}
202
Marek Vasut03304cc2020-05-17 17:28:31 +0200203static int pcnet_init_common(struct pcnet_priv *lp)
wdenkc6097192002-11-03 00:24:07 +0000204{
Paul Burton52505922014-04-07 16:41:46 +0100205 struct pcnet_uncached_priv *uc;
Wolfgang Denk39158312008-04-24 23:44:26 +0200206 int i, val;
Paul Burtoned228752016-05-26 14:49:35 +0100207 unsigned long addr;
wdenkc6097192002-11-03 00:24:07 +0000208
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200209 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000210
Wolfgang Denk39158312008-04-24 23:44:26 +0200211 /* Switch pcnet to 32bit mode */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200212 pcnet_write_bcr(lp, 20, 2);
wdenkc6097192002-11-03 00:24:07 +0000213
Wolfgang Denk39158312008-04-24 23:44:26 +0200214 /* Set/reset autoselect bit */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200215 val = pcnet_read_bcr(lp, 2) & ~2;
Wolfgang Denk39158312008-04-24 23:44:26 +0200216 val |= 2;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200217 pcnet_write_bcr(lp, 2, val);
wdenkc6097192002-11-03 00:24:07 +0000218
Wolfgang Denk39158312008-04-24 23:44:26 +0200219 /* Enable auto negotiate, setup, disable fd */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200220 val = pcnet_read_bcr(lp, 32) & ~0x98;
Wolfgang Denk39158312008-04-24 23:44:26 +0200221 val |= 0x20;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200222 pcnet_write_bcr(lp, 32, val);
wdenkc6097192002-11-03 00:24:07 +0000223
Wolfgang Denk39158312008-04-24 23:44:26 +0200224 /*
Paul Burton03261c02013-11-08 11:18:46 +0000225 * Enable NOUFLO on supported controllers, with the transmit
226 * start point set to the full packet. This will cause entire
227 * packets to be buffered by the ethernet controller before
228 * transmission, eliminating underflows which are common on
229 * slower devices. Controllers which do not support NOUFLO will
230 * simply be left with a larger transmit FIFO threshold.
231 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200232 val = pcnet_read_bcr(lp, 18);
Paul Burton03261c02013-11-08 11:18:46 +0000233 val |= 1 << 11;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200234 pcnet_write_bcr(lp, 18, val);
235 val = pcnet_read_csr(lp, 80);
Paul Burton03261c02013-11-08 11:18:46 +0000236 val |= 0x3 << 10;
Marek Vasutf7377ad2020-05-17 17:00:42 +0200237 pcnet_write_csr(lp, 80, val);
Paul Burton03261c02013-11-08 11:18:46 +0000238
Paul Burton52505922014-04-07 16:41:46 +0100239 uc = lp->uc;
240
241 uc->init_block.mode = cpu_to_le16(0x0000);
242 uc->init_block.filter[0] = 0x00000000;
243 uc->init_block.filter[1] = 0x00000000;
wdenkc6097192002-11-03 00:24:07 +0000244
Wolfgang Denk39158312008-04-24 23:44:26 +0200245 /*
246 * Initialize the Rx ring.
247 */
248 lp->cur_rx = 0;
249 for (i = 0; i < RX_RING_SIZE; i++) {
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200250 addr = pcnet_virt_to_mem(lp, lp->rx_buf[i]);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100251 uc->rx_ring[i].base = cpu_to_le32(addr);
Paul Burton52505922014-04-07 16:41:46 +0100252 uc->rx_ring[i].buf_length = cpu_to_le16(-PKT_BUF_SZ);
253 uc->rx_ring[i].status = cpu_to_le16(0x8000);
Wolfgang Denk39158312008-04-24 23:44:26 +0200254 PCNET_DEBUG1
255 ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
Paul Burton52505922014-04-07 16:41:46 +0100256 uc->rx_ring[i].base, uc->rx_ring[i].buf_length,
257 uc->rx_ring[i].status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200258 }
wdenkc6097192002-11-03 00:24:07 +0000259
Wolfgang Denk39158312008-04-24 23:44:26 +0200260 /*
261 * Initialize the Tx ring. The Tx buffer address is filled in as
262 * needed, but we do need to clear the upper ownership bit.
263 */
264 lp->cur_tx = 0;
265 for (i = 0; i < TX_RING_SIZE; i++) {
Paul Burton52505922014-04-07 16:41:46 +0100266 uc->tx_ring[i].base = 0;
267 uc->tx_ring[i].status = 0;
Wolfgang Denk39158312008-04-24 23:44:26 +0200268 }
wdenkc6097192002-11-03 00:24:07 +0000269
Wolfgang Denk39158312008-04-24 23:44:26 +0200270 /*
271 * Setup Init Block.
272 */
Paul Burton52505922014-04-07 16:41:46 +0100273 PCNET_DEBUG1("Init block at 0x%p: MAC", &lp->uc->init_block);
wdenkc6097192002-11-03 00:24:07 +0000274
Wolfgang Denk39158312008-04-24 23:44:26 +0200275 for (i = 0; i < 6; i++) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200276 lp->uc->init_block.phys_addr[i] = lp->enetaddr[i];
Paul Burton52505922014-04-07 16:41:46 +0100277 PCNET_DEBUG1(" %02x", lp->uc->init_block.phys_addr[i]);
Wolfgang Denk39158312008-04-24 23:44:26 +0200278 }
wdenkc6097192002-11-03 00:24:07 +0000279
Paul Burton52505922014-04-07 16:41:46 +0100280 uc->init_block.tlen_rlen = cpu_to_le16(TX_RING_LEN_BITS |
Paul Burton70ab8c02013-11-08 11:18:43 +0000281 RX_RING_LEN_BITS);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200282 addr = pcnet_virt_to_mem(lp, uc->rx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100283 uc->init_block.rx_ring = cpu_to_le32(addr);
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200284 addr = pcnet_virt_to_mem(lp, uc->tx_ring);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100285 uc->init_block.tx_ring = cpu_to_le32(addr);
wdenkc6097192002-11-03 00:24:07 +0000286
Paul Burton70ab8c02013-11-08 11:18:43 +0000287 PCNET_DEBUG1("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
Paul Burton52505922014-04-07 16:41:46 +0100288 uc->init_block.tlen_rlen,
289 uc->init_block.rx_ring, uc->init_block.tx_ring);
wdenkc6097192002-11-03 00:24:07 +0000290
Wolfgang Denk39158312008-04-24 23:44:26 +0200291 /*
292 * Tell the controller where the Init Block is located.
293 */
Paul Burton52505922014-04-07 16:41:46 +0100294 barrier();
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200295 addr = pcnet_virt_to_mem(lp, &lp->uc->init_block);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200296 pcnet_write_csr(lp, 1, addr & 0xffff);
297 pcnet_write_csr(lp, 2, (addr >> 16) & 0xffff);
wdenkc6097192002-11-03 00:24:07 +0000298
Marek Vasutf7377ad2020-05-17 17:00:42 +0200299 pcnet_write_csr(lp, 4, 0x0915);
300 pcnet_write_csr(lp, 0, 0x0001); /* start */
wdenkc6097192002-11-03 00:24:07 +0000301
Wolfgang Denk39158312008-04-24 23:44:26 +0200302 /* Wait for Init Done bit */
303 for (i = 10000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200304 if (pcnet_read_csr(lp, 0) & 0x0100)
Wolfgang Denk39158312008-04-24 23:44:26 +0200305 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000306 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200307 }
308 if (i <= 0) {
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200309 printf("%s: TIMEOUT: controller init failed\n", lp->name);
Marek Vasutf7377ad2020-05-17 17:00:42 +0200310 pcnet_reset(lp);
Wolfgang Denk39158312008-04-24 23:44:26 +0200311 return -1;
312 }
wdenkc6097192002-11-03 00:24:07 +0000313
Wolfgang Denk39158312008-04-24 23:44:26 +0200314 /*
315 * Finally start network controller operation.
316 */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200317 pcnet_write_csr(lp, 0, 0x0002);
wdenkc6097192002-11-03 00:24:07 +0000318
Wolfgang Denk39158312008-04-24 23:44:26 +0200319 return 0;
wdenkc6097192002-11-03 00:24:07 +0000320}
321
Marek Vasut03304cc2020-05-17 17:28:31 +0200322static int pcnet_send_common(struct pcnet_priv *lp, void *packet, int pkt_len)
wdenkc6097192002-11-03 00:24:07 +0000323{
Wolfgang Denk39158312008-04-24 23:44:26 +0200324 int i, status;
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100325 u32 addr;
Paul Burton52505922014-04-07 16:41:46 +0100326 struct pcnet_tx_head *entry = &lp->uc->tx_ring[lp->cur_tx];
wdenkc6097192002-11-03 00:24:07 +0000327
Paul Burton70ab8c02013-11-08 11:18:43 +0000328 PCNET_DEBUG2("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
329 packet);
wdenkc6097192002-11-03 00:24:07 +0000330
Paul Burton5edb7d82013-11-08 11:18:45 +0000331 flush_dcache_range((unsigned long)packet,
332 (unsigned long)packet + pkt_len);
333
Wolfgang Denk39158312008-04-24 23:44:26 +0200334 /* Wait for completion by testing the OWN bit */
335 for (i = 1000; i > 0; i--) {
Paul Burton14e47402014-04-07 16:41:48 +0100336 status = readw(&entry->status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200337 if ((status & 0x8000) == 0)
338 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000339 udelay(100);
340 PCNET_DEBUG2(".");
Wolfgang Denk39158312008-04-24 23:44:26 +0200341 }
342 if (i <= 0) {
Paul Burton70ab8c02013-11-08 11:18:43 +0000343 printf("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200344 lp->name, lp->cur_tx, status);
Wolfgang Denk39158312008-04-24 23:44:26 +0200345 pkt_len = 0;
346 goto failure;
347 }
wdenkc6097192002-11-03 00:24:07 +0000348
Wolfgang Denk39158312008-04-24 23:44:26 +0200349 /*
350 * Setup Tx ring. Caution: the write order is important here,
351 * set the status with the "ownership" bits last.
352 */
Marek Vasut2b1c26a2020-05-17 16:31:04 +0200353 addr = pcnet_virt_to_mem(lp, packet);
Paul Burton14e47402014-04-07 16:41:48 +0100354 writew(-pkt_len, &entry->length);
355 writel(0, &entry->misc);
Daniel Schwierzeck9b3e6c62016-01-12 21:48:24 +0100356 writel(addr, &entry->base);
Paul Burton14e47402014-04-07 16:41:48 +0100357 writew(0x8300, &entry->status);
wdenkc6097192002-11-03 00:24:07 +0000358
Wolfgang Denk39158312008-04-24 23:44:26 +0200359 /* Trigger an immediate send poll. */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200360 pcnet_write_csr(lp, 0, 0x0008);
wdenkc6097192002-11-03 00:24:07 +0000361
Wolfgang Denk39158312008-04-24 23:44:26 +0200362 failure:
363 if (++lp->cur_tx >= TX_RING_SIZE)
364 lp->cur_tx = 0;
wdenkc6097192002-11-03 00:24:07 +0000365
Paul Burton70ab8c02013-11-08 11:18:43 +0000366 PCNET_DEBUG2("done\n");
Wolfgang Denk39158312008-04-24 23:44:26 +0200367 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000368}
369
Marek Vasut03304cc2020-05-17 17:28:31 +0200370static int pcnet_recv_common(struct pcnet_priv *lp, unsigned char **bufp)
wdenkc6097192002-11-03 00:24:07 +0000371{
Wolfgang Denk39158312008-04-24 23:44:26 +0200372 struct pcnet_rx_head *entry;
Paul Burton7f3c38e2014-04-07 16:41:47 +0100373 unsigned char *buf;
Wolfgang Denk39158312008-04-24 23:44:26 +0200374 int pkt_len = 0;
Marek Vasut03304cc2020-05-17 17:28:31 +0200375 u16 err_status;
wdenkc6097192002-11-03 00:24:07 +0000376
Marek Vasut03304cc2020-05-17 17:28:31 +0200377 entry = &lp->uc->rx_ring[lp->cur_rx];
378 /*
379 * If we own the next entry, it's a new packet. Send it up.
380 */
381 lp->status = readw(&entry->status);
382 if ((lp->status & 0x8000) != 0)
383 return 0;
384 err_status = lp->status >> 8;
wdenkc6097192002-11-03 00:24:07 +0000385
Marek Vasut03304cc2020-05-17 17:28:31 +0200386 if (err_status != 0x03) { /* There was an error. */
387 printf("%s: Rx%d", lp->name, lp->cur_rx);
388 PCNET_DEBUG1(" (status=0x%x)", err_status);
389 if (err_status & 0x20)
390 printf(" Frame");
391 if (err_status & 0x10)
392 printf(" Overflow");
393 if (err_status & 0x08)
394 printf(" CRC");
395 if (err_status & 0x04)
396 printf(" Fifo");
397 printf(" Error\n");
398 lp->status &= 0x03ff;
399 return 0;
400 }
wdenkc6097192002-11-03 00:24:07 +0000401
Marek Vasut03304cc2020-05-17 17:28:31 +0200402 pkt_len = (readl(&entry->msg_length) & 0xfff) - 4;
403 if (pkt_len < 60) {
404 printf("%s: Rx%d: invalid packet length %d\n",
405 lp->name, lp->cur_rx, pkt_len);
406 return 0;
407 }
Paul Burton14e47402014-04-07 16:41:48 +0100408
Marek Vasut03304cc2020-05-17 17:28:31 +0200409 *bufp = lp->rx_buf[lp->cur_rx];
410 invalidate_dcache_range((unsigned long)*bufp,
411 (unsigned long)*bufp + pkt_len);
wdenkc6097192002-11-03 00:24:07 +0000412
Marek Vasut03304cc2020-05-17 17:28:31 +0200413 PCNET_DEBUG2("Rx%d: %d bytes from 0x%p\n",
414 lp->cur_rx, pkt_len, buf);
415
Wolfgang Denk39158312008-04-24 23:44:26 +0200416 return pkt_len;
wdenkc6097192002-11-03 00:24:07 +0000417}
418
Marek Vasut03304cc2020-05-17 17:28:31 +0200419static void pcnet_free_pkt_common(struct pcnet_priv *lp, unsigned int len)
wdenkc6097192002-11-03 00:24:07 +0000420{
Marek Vasut03304cc2020-05-17 17:28:31 +0200421 struct pcnet_rx_head *entry;
422
423 entry = &lp->uc->rx_ring[lp->cur_rx];
424
425 lp->status |= 0x8000;
426 writew(lp->status, &entry->status);
427
428 if (++lp->cur_rx >= RX_RING_SIZE)
429 lp->cur_rx = 0;
430}
431
432static void pcnet_halt_common(struct pcnet_priv *lp)
433{
Wolfgang Denk39158312008-04-24 23:44:26 +0200434 int i;
wdenkc6097192002-11-03 00:24:07 +0000435
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200436 PCNET_DEBUG1("%s: %s...\n", lp->name, __func__);
wdenkc6097192002-11-03 00:24:07 +0000437
Wolfgang Denk39158312008-04-24 23:44:26 +0200438 /* Reset the PCnet controller */
Marek Vasutf7377ad2020-05-17 17:00:42 +0200439 pcnet_reset(lp);
wdenkc6097192002-11-03 00:24:07 +0000440
Wolfgang Denk39158312008-04-24 23:44:26 +0200441 /* Wait for Stop bit */
442 for (i = 1000; i > 0; i--) {
Marek Vasutf7377ad2020-05-17 17:00:42 +0200443 if (pcnet_read_csr(lp, 0) & 0x4)
Wolfgang Denk39158312008-04-24 23:44:26 +0200444 break;
Paul Burton70ab8c02013-11-08 11:18:43 +0000445 udelay(10);
Wolfgang Denk39158312008-04-24 23:44:26 +0200446 }
Paul Burton70ab8c02013-11-08 11:18:43 +0000447 if (i <= 0)
Marek Vasut5cfe7be2020-05-17 17:04:19 +0200448 printf("%s: TIMEOUT: controller reset failed\n", lp->name);
wdenkc6097192002-11-03 00:24:07 +0000449}
Marek Vasut2ba0a682020-05-17 16:31:41 +0200450
Marek Vasutcf8ec982020-05-17 17:43:22 +0200451static int pcnet_start(struct udevice *dev)
452{
Simon Glassfa20e932020-12-03 16:55:20 -0700453 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcf8ec982020-05-17 17:43:22 +0200454 struct pcnet_priv *priv = dev_get_priv(dev);
455
456 memcpy(priv->enetaddr, plat->enetaddr, sizeof(plat->enetaddr));
457
458 return pcnet_init_common(priv);
459}
460
461static void pcnet_stop(struct udevice *dev)
462{
463 struct pcnet_priv *priv = dev_get_priv(dev);
464
465 pcnet_halt_common(priv);
466}
467
468static int pcnet_send(struct udevice *dev, void *packet, int length)
469{
470 struct pcnet_priv *priv = dev_get_priv(dev);
471 int ret;
472
473 ret = pcnet_send_common(priv, packet, length);
474
475 return ret ? 0 : -ETIMEDOUT;
476}
477
478static int pcnet_recv(struct udevice *dev, int flags, uchar **packetp)
479{
480 struct pcnet_priv *priv = dev_get_priv(dev);
481
482 return pcnet_recv_common(priv, packetp);
483}
484
485static int pcnet_free_pkt(struct udevice *dev, uchar *packet, int length)
486{
487 struct pcnet_priv *priv = dev_get_priv(dev);
488
489 pcnet_free_pkt_common(priv, length);
490
491 return 0;
492}
493
494static int pcnet_bind(struct udevice *dev)
495{
496 static int card_number;
497 char name[16];
498
499 sprintf(name, "pcnet#%u", card_number++);
500
501 return device_set_name(dev, name);
502}
503
504static int pcnet_probe(struct udevice *dev)
505{
Simon Glassfa20e932020-12-03 16:55:20 -0700506 struct eth_pdata *plat = dev_get_plat(dev);
Marek Vasutcf8ec982020-05-17 17:43:22 +0200507 struct pcnet_priv *lp = dev_get_priv(dev);
508 u16 command, status;
509 u32 iobase;
510 int ret;
511
512 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_1, &iobase);
513 iobase &= ~0xf;
514
515 lp->uc = map_physmem((phys_addr_t)&lp->ucp,
516 sizeof(lp->ucp), MAP_NOCACHE);
517 lp->dev = dev;
518 lp->name = dev->name;
519 lp->enetaddr = plat->enetaddr;
520 lp->iobase = (void *)dm_pci_mem_to_phys(dev, iobase);
521
522 flush_dcache_range((unsigned long)lp,
523 (unsigned long)lp + sizeof(*lp));
524
525 command = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
526 dm_pci_write_config16(dev, PCI_COMMAND, command);
527 dm_pci_read_config16(dev, PCI_COMMAND, &status);
528 if ((status & command) != command) {
529 printf("%s: Couldn't enable IO access or Bus Mastering\n",
530 lp->name);
531 return -EINVAL;
532 }
533
534 dm_pci_write_config8(dev, PCI_LATENCY_TIMER, 0x20);
535
536 ret = pcnet_probe_common(lp);
537 if (ret)
538 return ret;
539
540 return 0;
541}
542
543static const struct eth_ops pcnet_ops = {
544 .start = pcnet_start,
545 .send = pcnet_send,
546 .recv = pcnet_recv,
547 .stop = pcnet_stop,
548 .free_pkt = pcnet_free_pkt,
549};
550
551U_BOOT_DRIVER(eth_pcnet) = {
552 .name = "eth_pcnet",
553 .id = UCLASS_ETH,
554 .bind = pcnet_bind,
555 .probe = pcnet_probe,
556 .ops = &pcnet_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700557 .priv_auto = sizeof(struct pcnet_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700558 .plat_auto = sizeof(struct eth_pdata),
Marek Vasutcf8ec982020-05-17 17:43:22 +0200559 .flags = DM_UC_FLAG_ALLOC_PRIV_DMA,
560};
561
562U_BOOT_PCI_DEVICE(eth_pcnet, supported);