Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
| 2 | /* |
| 3 | * K3: AM62 SoC definitions, structures etc. |
| 4 | * |
| 5 | * Copyright (C) 2020-2022 Texas Instruments Incorporated - https://www.ti.com/ |
| 6 | * Suman Anna <s-anna@ti.com> |
| 7 | */ |
| 8 | |
| 9 | #ifndef __ASM_ARCH_AM62_HARDWARE_H |
| 10 | #define __ASM_ARCH_AM62_HARDWARE_H |
| 11 | |
| 12 | #include <config.h> |
| 13 | #ifndef __ASSEMBLY__ |
| 14 | #include <linux/bitops.h> |
| 15 | #endif |
| 16 | |
| 17 | #define PADCFG_MMR0_BASE 0x04080000 |
| 18 | #define PADCFG_MMR1_BASE 0x000f0000 |
| 19 | #define CTRL_MMR0_BASE 0x00100000 |
| 20 | #define MCU_CTRL_MMR0_BASE 0x04500000 |
| 21 | #define WKUP_CTRL_MMR0_BASE 0x43000000 |
| 22 | |
Emanuele Ghidoli | 2d3e642 | 2023-07-14 17:23:09 +0200 | [diff] [blame] | 23 | #define CTRLMMR_WKUP_JTAG_DEVICE_ID (WKUP_CTRL_MMR0_BASE + 0x18) |
| 24 | #define JTAG_DEV_ID_MASK GENMASK(31, 18) |
| 25 | #define JTAG_DEV_ID_SHIFT 18 |
| 26 | #define JTAG_DEV_CORE_NR_MASK GENMASK(21, 19) |
| 27 | #define JTAG_DEV_CORE_NR_SHIFT 19 |
| 28 | #define JTAG_DEV_GPU_MASK BIT(18) |
| 29 | #define JTAG_DEV_GPU_SHIFT 18 |
| 30 | #define JTAG_DEV_FEATURES_MASK GENMASK(17, 13) |
| 31 | #define JTAG_DEV_FEATURES_SHIFT 13 |
| 32 | #define JTAG_DEV_SECURITY_MASK BIT(12) |
| 33 | #define JTAG_DEV_SECURITY_SHIFT 12 |
| 34 | #define JTAG_DEV_SAFETY_MASK BIT(11) |
| 35 | #define JTAG_DEV_SAFETY_SHIFT 11 |
| 36 | #define JTAG_DEV_SPEED_MASK GENMASK(10, 6) |
| 37 | #define JTAG_DEV_SPEED_SHIFT 6 |
| 38 | #define JTAG_DEV_TEMP_MASK GENMASK(5, 3) |
| 39 | #define JTAG_DEV_TEMP_SHIFT 3 |
| 40 | #define JTAG_DEV_PKG_MASK GENMASK(2, 0) |
| 41 | #define JTAG_DEV_PKG_SHIFT 0 |
| 42 | |
| 43 | #define JTAG_DEV_FEATURE_NO_PRU 0x4 |
| 44 | |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 45 | #define CTRLMMR_MAIN_DEVSTAT (WKUP_CTRL_MMR0_BASE + 0x30) |
| 46 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_MASK GENMASK(6, 3) |
| 47 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_SHIFT 3 |
| 48 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_MASK GENMASK(9, 7) |
| 49 | #define MAIN_DEVSTAT_PRIMARY_BOOTMODE_CFG_SHIFT 7 |
| 50 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_MASK GENMASK(12, 10) |
| 51 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_SHIFT 10 |
| 52 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_MASK BIT(13) |
| 53 | #define MAIN_DEVSTAT_BACKUP_BOOTMODE_CFG_SHIFT 13 |
Julien Panis | 01b00d4 | 2022-07-01 14:30:11 +0200 | [diff] [blame] | 54 | #define RST_CTRL_ESM_ERROR_RST_EN_Z_MASK (~BIT(17)) |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 55 | |
| 56 | /* Primary Bootmode MMC Config macros */ |
| 57 | #define MAIN_DEVSTAT_PRIMARY_MMC_PORT_MASK 0x4 |
| 58 | #define MAIN_DEVSTAT_PRIMARY_MMC_PORT_SHIFT 2 |
| 59 | #define MAIN_DEVSTAT_PRIMARY_MMC_FS_RAW_MASK 0x1 |
| 60 | #define MAIN_DEVSTAT_PRIMARY_MMC_FS_RAW_SHIFT 0 |
| 61 | |
| 62 | /* Primary Bootmode USB Config macros */ |
| 63 | #define MAIN_DEVSTAT_PRIMARY_USB_MODE_SHIFT 1 |
| 64 | #define MAIN_DEVSTAT_PRIMARY_USB_MODE_MASK 0x02 |
| 65 | |
| 66 | /* Backup Bootmode USB Config macros */ |
| 67 | #define MAIN_DEVSTAT_BACKUP_USB_MODE_MASK 0x01 |
| 68 | |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 69 | #define MCU_CTRL_LFXOSC_CTRL (MCU_CTRL_MMR0_BASE + 0x8038) |
| 70 | #define MCU_CTRL_LFXOSC_TRIM (MCU_CTRL_MMR0_BASE + 0x803c) |
| 71 | #define MCU_CTRL_LFXOSC_32K_DISABLE_VAL BIT(7) |
| 72 | |
| 73 | #define MCU_CTRL_DEVICE_CLKOUT_32K_CTRL (MCU_CTRL_MMR0_BASE + 0x8058) |
| 74 | #define MCU_CTRL_DEVICE_CLKOUT_LFOSC_SELECT_VAL (0x3) |
| 75 | |
Julien Panis | 01b00d4 | 2022-07-01 14:30:11 +0200 | [diff] [blame] | 76 | #define CTRLMMR_MCU_RST_CTRL (MCU_CTRL_MMR0_BASE + 0x18170) |
| 77 | |
Bryan Brattlof | 270537c | 2022-11-22 13:28:11 -0600 | [diff] [blame] | 78 | #define ROM_EXTENDED_BOOT_DATA_INFO 0x43c3f1e0 |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 79 | |
Kamlesh Gurudasani | 7458dd5 | 2023-03-02 19:40:46 +0530 | [diff] [blame] | 80 | #define TI_SRAM_SCRATCH_BOARD_EEPROM_START 0x43c30000 |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 81 | |
Max Krummenacher | adff714 | 2024-01-17 11:16:47 +0100 | [diff] [blame] | 82 | static inline int k3_get_core_nr(void) |
| 83 | { |
| 84 | u32 full_devid = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID); |
| 85 | |
| 86 | return (full_devid & JTAG_DEV_CORE_NR_MASK) >> JTAG_DEV_CORE_NR_SHIFT; |
| 87 | } |
| 88 | |
Max Krummenacher | cefc538 | 2024-01-17 11:16:48 +0100 | [diff] [blame] | 89 | static inline char k3_get_speed_grade(void) |
| 90 | { |
| 91 | u32 full_devid = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID); |
| 92 | u32 speed_grade = (full_devid & JTAG_DEV_SPEED_MASK) >> |
| 93 | JTAG_DEV_SPEED_SHIFT; |
| 94 | |
| 95 | return 'A' - 1 + speed_grade; |
| 96 | } |
| 97 | |
| 98 | static inline int k3_get_temp_grade(void) |
| 99 | { |
| 100 | u32 full_devid = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID); |
| 101 | |
| 102 | return (full_devid & JTAG_DEV_TEMP_MASK) >> JTAG_DEV_TEMP_SHIFT; |
| 103 | } |
| 104 | |
Max Krummenacher | adff714 | 2024-01-17 11:16:47 +0100 | [diff] [blame] | 105 | static inline int k3_has_pru(void) |
| 106 | { |
| 107 | u32 full_devid = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID); |
| 108 | u32 feature_mask = (full_devid & JTAG_DEV_FEATURES_MASK) >> |
| 109 | JTAG_DEV_FEATURES_SHIFT; |
| 110 | |
| 111 | return !(feature_mask & JTAG_DEV_FEATURE_NO_PRU); |
| 112 | } |
| 113 | |
| 114 | static inline int k3_has_gpu(void) |
| 115 | { |
| 116 | u32 full_devid = readl(CTRLMMR_WKUP_JTAG_DEVICE_ID); |
| 117 | |
| 118 | return (full_devid & JTAG_DEV_GPU_MASK) >> JTAG_DEV_GPU_SHIFT; |
| 119 | } |
| 120 | |
Andrew Davis | c178e6d | 2023-04-06 11:38:15 -0500 | [diff] [blame] | 121 | #if defined(CONFIG_SYS_K3_SPL_ATF) && !defined(__ASSEMBLY__) |
| 122 | |
| 123 | static const u32 put_device_ids[] = {}; |
| 124 | |
| 125 | static const u32 put_core_ids[] = {}; |
| 126 | |
| 127 | #endif |
| 128 | |
Suman Anna | 27fa412 | 2022-05-25 13:38:42 +0530 | [diff] [blame] | 129 | #endif /* __ASM_ARCH_AM62_HARDWARE_H */ |