blob: 1b74177b2f2002339a62b7e466e212af9a1778c9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Biwen Lib0939dd2020-05-01 20:04:01 +08004 * Copyright 2020 NXP
Li Yang5f999732011-07-26 09:50:46 -05005 */
6
7/*
8 * QorIQ RDB boards configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
York Sun1dc69a62016-11-17 13:12:38 -080015#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000016#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050017#define CONFIG_VSC7385_ENET
18#define CONFIG_SLIC
19#define __SW_BOOT_MASK 0x03
20#define __SW_BOOT_NOR 0xe4
21#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050022#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050023#endif
24
York Sun8f250f92016-11-17 13:53:54 -080025#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000026#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050027#define __SW_BOOT_MASK 0x03
28#define __SW_BOOT_NOR 0xe0
29#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050030#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050031#endif
32
York Sun443108bf2016-11-17 13:52:44 -080033#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000034#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050035#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050036#define CONFIG_VSC7385_ENET
37#define CONFIG_SLIC
38#define __SW_BOOT_MASK 0x03
39#define __SW_BOOT_NOR 0x5c
40#define __SW_BOOT_SPI 0x1c
41#define __SW_BOOT_SD 0x9c
42#define __SW_BOOT_NAND 0xec
43#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050044#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050045#endif
46
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080047/*
48 * P1020RDB-PD board has user selectable switches for evaluating different
49 * frequency and boot options for the P1020 device. The table that
50 * follow describe the available options. The front six binary number was in
51 * accordance with SW3[1:6].
52 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
53 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
54 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
55 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
56 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
57 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
58 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
59 */
York Sun06732382016-11-17 13:53:33 -080060#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080061#define CONFIG_BOARDNAME "P1020RDB-PD"
62#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080063#define CONFIG_VSC7385_ENET
64#define CONFIG_SLIC
65#define __SW_BOOT_MASK 0x03
66#define __SW_BOOT_NOR 0x64
67#define __SW_BOOT_SPI 0x34
68#define __SW_BOOT_SD 0x24
69#define __SW_BOOT_NAND 0x44
70#define __SW_BOOT_PCIE 0x74
71#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080072/*
73 * Dynamic MTD Partition support with mtdparts
74 */
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080075#endif
76
York Sunba38a352016-11-17 13:43:18 -080077#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000078#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050079#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050080#define CONFIG_VSC7385_ENET
81#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
82 addresses in the LBC */
83#define __SW_BOOT_MASK 0x03
84#define __SW_BOOT_NOR 0x5c
85#define __SW_BOOT_SPI 0x1c
86#define __SW_BOOT_SD 0x9c
87#define __SW_BOOT_NAND 0xec
88#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050089#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080090/*
91 * Dynamic MTD Partition support with mtdparts
92 */
Li Yang5f999732011-07-26 09:50:46 -050093#endif
94
York Sun028f29c2016-11-17 13:48:39 -080095#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -050096#define CONFIG_BOARDNAME "P1024RDB"
97#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050098#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -050099#define __SW_BOOT_MASK 0xf3
100#define __SW_BOOT_NOR 0x00
101#define __SW_BOOT_SPI 0x08
102#define __SW_BOOT_SD 0x04
103#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500104#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500105#endif
106
York Suncc05c622016-11-17 14:10:14 -0800107#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500108#define CONFIG_BOARDNAME "P1025RDB"
109#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500110#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500111
112#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
113 addresses in the LBC */
114#define __SW_BOOT_MASK 0xf3
115#define __SW_BOOT_NOR 0x00
116#define __SW_BOOT_SPI 0x08
117#define __SW_BOOT_SD 0x04
118#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500119#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500120#endif
121
York Sun9c01ff22016-11-17 14:19:18 -0800122#if defined(CONFIG_TARGET_P2020RDB)
123#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500124#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500125#define CONFIG_VSC7385_ENET
126#define __SW_BOOT_MASK 0x03
127#define __SW_BOOT_NOR 0xc8
128#define __SW_BOOT_SPI 0x28
129#define __SW_BOOT_SD 0x68 /* or 0x18 */
130#define __SW_BOOT_NAND 0xe8
131#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500132#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800133/*
134 * Dynamic MTD Partition support with mtdparts
135 */
Li Yang5f999732011-07-26 09:50:46 -0500136#endif
137
138#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800139#define CONFIG_SPL_FLUSH_IMAGE
140#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800141#define CONFIG_SPL_PAD_TO 0x20000
142#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530143#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800144#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
145#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800146#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800147#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhang28027d72013-09-06 17:30:56 +0800148#ifdef CONFIG_SPL_BUILD
149#define CONFIG_SPL_COMMON_INIT_DDR
150#endif
Li Yang5f999732011-07-26 09:50:46 -0500151#endif
152
153#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800154#define CONFIG_SPL_SPI_FLASH_MINIMAL
155#define CONFIG_SPL_FLUSH_IMAGE
156#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang25daf572014-01-24 15:50:06 +0800157#define CONFIG_SPL_PAD_TO 0x20000
158#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530159#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800160#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
161#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800162#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800163#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800164#ifdef CONFIG_SPL_BUILD
165#define CONFIG_SPL_COMMON_INIT_DDR
166#endif
Li Yang5f999732011-07-26 09:50:46 -0500167#endif
168
Miquel Raynald0935362019-10-03 19:50:03 +0200169#ifdef CONFIG_MTD_RAW_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800170#ifdef CONFIG_TPL_BUILD
Ying Zhangb8b404d2013-09-06 17:30:58 +0800171#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800172#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800173#define CONFIG_SPL_COMMON_INIT_DDR
174#define CONFIG_SPL_MAX_SIZE (128 << 10)
Tom Rini0a01a442019-01-22 17:09:24 -0500175#define CONFIG_TPL_TEXT_BASE 0xf8f81000
Ying Zhangb8b404d2013-09-06 17:30:58 +0800176#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530177#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800178#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
179#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
180#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
181#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500182#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500183#define CONFIG_SPL_FLUSH_IMAGE
184#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000185#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800186#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
187#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
188#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
189#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
190#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500191
Ying Zhangb8b404d2013-09-06 17:30:58 +0800192#define CONFIG_SPL_PAD_TO 0x20000
193#define CONFIG_TPL_PAD_TO 0x20000
194#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Li Yang5f999732011-07-26 09:50:46 -0500195#endif
196
Li Yang5f999732011-07-26 09:50:46 -0500197#ifndef CONFIG_RESET_VECTOR_ADDRESS
198#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
199#endif
200
201#ifndef CONFIG_SYS_MONITOR_BASE
Tom Rini0a01a442019-01-22 17:09:24 -0500202#ifdef CONFIG_TPL_BUILD
203#define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
204#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500205#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
206#else
Li Yang5f999732011-07-26 09:50:46 -0500207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
208#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500209#endif
Li Yang5f999732011-07-26 09:50:46 -0500210
Robert P. J. Daya8099812016-05-03 19:52:49 -0400211#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
212#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500213#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
214
Li Yang5f999732011-07-26 09:50:46 -0500215#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500216#define CONFIG_LBA48
217
York Sun9c01ff22016-11-17 14:19:18 -0800218#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500219#define CONFIG_SYS_CLK_FREQ 100000000
220#else
221#define CONFIG_SYS_CLK_FREQ 66666666
222#endif
223#define CONFIG_DDR_CLK_FREQ 66666666
224
225#define CONFIG_HWCONFIG
226/*
227 * These can be toggled for performance analysis, otherwise use default.
228 */
229#define CONFIG_L2_CACHE
230#define CONFIG_BTB
231
Li Yang5f999732011-07-26 09:50:46 -0500232#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500233
Li Yang5f999732011-07-26 09:50:46 -0500234#define CONFIG_SYS_CCSRBAR 0xffe00000
235#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
236
237/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
238 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500239#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500240#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
241#endif
242
243/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000244#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500245#define CONFIG_DDR_SPD
246#define CONFIG_SYS_SPD_BUS_NUM 1
247#define SPD_EEPROM_ADDRESS 0x52
Li Yang5f999732011-07-26 09:50:46 -0500248
York Sun06732382016-11-17 13:53:33 -0800249#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500250#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
251#define CONFIG_CHIP_SELECTS_PER_CTRL 2
252#else
253#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
254#define CONFIG_CHIP_SELECTS_PER_CTRL 1
255#endif
256#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
257#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
258#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
259
Li Yang5f999732011-07-26 09:50:46 -0500260#define CONFIG_DIMM_SLOTS_PER_CTLR 1
261
262/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800263#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500264#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
265#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
266#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
267#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
268#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
269#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
270
271#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
272#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
273#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
274#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
275
276#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
277#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
278#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
279#define CONFIG_SYS_DDR_RCW_1 0x00000000
280#define CONFIG_SYS_DDR_RCW_2 0x00000000
281#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
282#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
283#define CONFIG_SYS_DDR_TIMING_4 0x00220001
284#define CONFIG_SYS_DDR_TIMING_5 0x03402400
285
286#define CONFIG_SYS_DDR_TIMING_3 0x00020000
287#define CONFIG_SYS_DDR_TIMING_0 0x00330004
288#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
289#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
290#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
291#define CONFIG_SYS_DDR_MODE_1 0x40461520
292#define CONFIG_SYS_DDR_MODE_2 0x8000c000
293#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
294#endif
295
Li Yang5f999732011-07-26 09:50:46 -0500296/*
297 * Memory map
298 *
Scott Wood5e621872012-10-02 19:35:18 -0500299 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500300 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500301 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500302 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
303 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500304 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
305 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
306 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
307 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500308 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500309 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500310 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500311 */
312
Li Yang5f999732011-07-26 09:50:46 -0500313/*
314 * Local Bus Definitions
315 */
York Sun06732382016-11-17 13:53:33 -0800316#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500317#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
318#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800319#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500320#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
321#define CONFIG_SYS_FLASH_BASE 0xee000000
322#else
323#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
324#define CONFIG_SYS_FLASH_BASE 0xef000000
325#endif
326
Li Yang5f999732011-07-26 09:50:46 -0500327#ifdef CONFIG_PHYS_64BIT
328#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
329#else
330#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
331#endif
332
Timur Tabib56570c2012-07-06 07:39:26 +0000333#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500334 | BR_PS_16 | BR_V)
335
336#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
337
338#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
339#define CONFIG_SYS_FLASH_QUIET_TEST
340#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
341
342#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
343
344#undef CONFIG_SYS_FLASH_CHECKSUM
345#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
346#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
347
Li Yang5f999732011-07-26 09:50:46 -0500348#define CONFIG_SYS_FLASH_EMPTY_INFO
Li Yang5f999732011-07-26 09:50:46 -0500349
350/* Nand Flash */
351#ifdef CONFIG_NAND_FSL_ELBC
352#define CONFIG_SYS_NAND_BASE 0xff800000
353#ifdef CONFIG_PHYS_64BIT
354#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
355#else
356#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
357#endif
358
359#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
360#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800361#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800362#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
363#else
Li Yang5f999732011-07-26 09:50:46 -0500364#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800365#endif
Li Yang5f999732011-07-26 09:50:46 -0500366
Timur Tabib56570c2012-07-06 07:39:26 +0000367#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500368 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
369 | BR_PS_8 /* Port Size = 8 bit */ \
370 | BR_MS_FCM /* MSEL = FCM */ \
371 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800372#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800373#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
374 | OR_FCM_PGS /* Large Page*/ \
375 | OR_FCM_CSCT \
376 | OR_FCM_CST \
377 | OR_FCM_CHT \
378 | OR_FCM_SCY_1 \
379 | OR_FCM_TRLX \
380 | OR_FCM_EHTR)
381#else
Li Yang5f999732011-07-26 09:50:46 -0500382#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
383 | OR_FCM_CSCT \
384 | OR_FCM_CST \
385 | OR_FCM_CHT \
386 | OR_FCM_SCY_1 \
387 | OR_FCM_TRLX \
388 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800389#endif
Li Yang5f999732011-07-26 09:50:46 -0500390#endif /* CONFIG_NAND_FSL_ELBC */
391
Li Yang5f999732011-07-26 09:50:46 -0500392#define CONFIG_SYS_INIT_RAM_LOCK
393#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
394#ifdef CONFIG_PHYS_64BIT
395#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
396#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
397/* The assembler doesn't like typecast */
398#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
399 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
400 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
401#else
402/* Initial L1 address */
403#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
404#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
405#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
406#endif
407/* Size of used area in RAM */
408#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
409
410#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
411 GENERATED_GBL_DATA_SIZE)
412#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
413
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530414#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500415#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
416
417#define CONFIG_SYS_CPLD_BASE 0xffa00000
418#ifdef CONFIG_PHYS_64BIT
419#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
420#else
421#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
422#endif
423/* CPLD config size: 1Mb */
424#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
425 BR_PS_8 | BR_V)
426#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
427
428#define CONFIG_SYS_PMC_BASE 0xff980000
429#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
430#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
431 BR_PS_8 | BR_V)
432#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
433 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
434 OR_GPCM_EAD)
435
Miquel Raynald0935362019-10-03 19:50:03 +0200436#ifdef CONFIG_MTD_RAW_NAND
Li Yang5f999732011-07-26 09:50:46 -0500437#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
438#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
439#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
440#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
441#else
442#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
443#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
444#ifdef CONFIG_NAND_FSL_ELBC
445#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
446#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
447#endif
448#endif
449#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
450#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
451
Li Yang5f999732011-07-26 09:50:46 -0500452/* Vsc7385 switch */
453#ifdef CONFIG_VSC7385_ENET
454#define CONFIG_SYS_VSC7385_BASE 0xffb00000
455
456#ifdef CONFIG_PHYS_64BIT
457#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
458#else
459#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
460#endif
461
462#define CONFIG_SYS_VSC7385_BR_PRELIM \
463 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
464#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
465 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
466 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
467
468#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
469#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
470
471/* The size of the VSC7385 firmware image */
472#define CONFIG_VSC7385_IMAGE_SIZE 8192
473#endif
474
Ying Zhang28027d72013-09-06 17:30:56 +0800475/*
476 * Config the L2 Cache as L2 SRAM
477*/
478#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800479#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800480#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
481#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
482#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
483#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800484#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800485#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800486#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800487#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800488#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
489#else
490#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
491#endif
Miquel Raynald0935362019-10-03 19:50:03 +0200492#elif defined(CONFIG_MTD_RAW_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800493#ifdef CONFIG_TPL_BUILD
494#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
495#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
496#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
497#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
498#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
499#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
500#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
501#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
502#else
503#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
504#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
505#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
506#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
507#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
508#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800509#endif
510#endif
511
Li Yang5f999732011-07-26 09:50:46 -0500512/* Serial Port - controlled on board with jumper J8
513 * open - index 2
514 * shorted - index 1
515 */
Li Yang5f999732011-07-26 09:50:46 -0500516#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500517#define CONFIG_SYS_NS16550_SERIAL
518#define CONFIG_SYS_NS16550_REG_SIZE 1
519#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800520#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500521#define CONFIG_NS16550_MIN_FUNCTIONS
522#endif
523
524#define CONFIG_SYS_BAUDRATE_TABLE \
525 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
526
527#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
528#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
529
Li Yang5f999732011-07-26 09:50:46 -0500530/* I2C */
Biwen Lib0939dd2020-05-01 20:04:01 +0800531#ifndef CONFIG_DM_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200532#define CONFIG_SYS_I2C
Heiko Schocherf2850742012-10-24 13:48:22 +0200533#define CONFIG_SYS_FSL_I2C_SPEED 400000
534#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
535#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
536#define CONFIG_SYS_FSL_I2C2_SPEED 400000
537#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
538#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
539#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Biwen Lib0939dd2020-05-01 20:04:01 +0800540#else
541#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
542#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
543#endif
544
545#define CONFIG_SYS_I2C_FSL
Li Yang5f999732011-07-26 09:50:46 -0500546#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500547#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
548
549/*
550 * I2C2 EEPROM
551 */
552#undef CONFIG_ID_EEPROM
553
554#define CONFIG_RTC_PT7C4338
555#define CONFIG_SYS_I2C_RTC_ADDR 0x68
556#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
557
558/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500559#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
560#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
561#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
562
Li Yang5f999732011-07-26 09:50:46 -0500563#if defined(CONFIG_PCI)
564/*
565 * General PCI
566 * Memory space is mapped 1-1, but I/O space must start from 0.
567 */
568
569/* controller 2, direct to uli, tgtid 2, Base address 9000 */
Li Yang5f999732011-07-26 09:50:46 -0500570#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
571#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500572#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
573#else
Li Yang5f999732011-07-26 09:50:46 -0500574#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
575#endif
Li Yang5f999732011-07-26 09:50:46 -0500576#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
Li Yang5f999732011-07-26 09:50:46 -0500577#ifdef CONFIG_PHYS_64BIT
578#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
579#else
580#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
581#endif
Li Yang5f999732011-07-26 09:50:46 -0500582
583/* controller 1, Slot 2, tgtid 1, Base address a000 */
Li Yang5f999732011-07-26 09:50:46 -0500584#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
585#ifdef CONFIG_PHYS_64BIT
Li Yang5f999732011-07-26 09:50:46 -0500586#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
587#else
Li Yang5f999732011-07-26 09:50:46 -0500588#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
589#endif
Li Yang5f999732011-07-26 09:50:46 -0500590#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
Li Yang5f999732011-07-26 09:50:46 -0500591#ifdef CONFIG_PHYS_64BIT
592#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
593#else
594#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
595#endif
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000596
597#if !defined(CONFIG_DM_PCI)
598#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
599#define CONFIG_PCI_INDIRECT_BRIDGE
600#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
601#ifdef CONFIG_PHYS_64BIT
602#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
603#else
604#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
605#endif
606#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
607#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
608#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
609
610#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
611#ifdef CONFIG_PHYS_64BIT
612#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
613#else
614#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
615#endif
616#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
617#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Li Yang5f999732011-07-26 09:50:46 -0500618#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Hou Zhiqiang047860d2019-08-27 11:04:08 +0000619#endif
Li Yang5f999732011-07-26 09:50:46 -0500620
Li Yang5f999732011-07-26 09:50:46 -0500621#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500622#endif /* CONFIG_PCI */
623
624#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500625#define CONFIG_TSEC1
626#define CONFIG_TSEC1_NAME "eTSEC1"
627#define CONFIG_TSEC2
628#define CONFIG_TSEC2_NAME "eTSEC2"
629#define CONFIG_TSEC3
630#define CONFIG_TSEC3_NAME "eTSEC3"
631
632#define TSEC1_PHY_ADDR 2
633#define TSEC2_PHY_ADDR 0
634#define TSEC3_PHY_ADDR 1
635
636#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
637#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
638#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
639
640#define TSEC1_PHYIDX 0
641#define TSEC2_PHYIDX 0
642#define TSEC3_PHYIDX 0
643
644#define CONFIG_ETHPRIME "eTSEC1"
645
Li Yang5f999732011-07-26 09:50:46 -0500646#define CONFIG_HAS_ETH0
647#define CONFIG_HAS_ETH1
648#define CONFIG_HAS_ETH2
649#endif /* CONFIG_TSEC_ENET */
650
651#ifdef CONFIG_QE
652/* QE microcode/firmware address */
Zhao Qiang83a90842014-03-21 16:21:44 +0800653#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600654#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500655#endif /* CONFIG_QE */
656
York Suncc05c622016-11-17 14:10:14 -0800657#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500658/*
659 * QE UEC ethernet configuration
660 */
661#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
662
663#undef CONFIG_UEC_ETH
664#define CONFIG_PHY_MODE_NEED_CHANGE
665
666#define CONFIG_UEC_ETH1 /* ETH1 */
667#define CONFIG_HAS_ETH0
668
669#ifdef CONFIG_UEC_ETH1
670#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
671#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
672#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
673#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
674#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
675#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
676#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
677#endif /* CONFIG_UEC_ETH1 */
678
679#define CONFIG_UEC_ETH5 /* ETH5 */
680#define CONFIG_HAS_ETH1
681
682#ifdef CONFIG_UEC_ETH5
683#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
684#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
685#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
686#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
687#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
688#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
689#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
690#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800691#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500692
693/*
694 * Environment
695 */
Tom Rini5cd7ece2019-11-18 20:02:10 -0500696#if defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000697#define CONFIG_FSL_FIXED_MMC_LOCATION
Miquel Raynald0935362019-10-03 19:50:03 +0200698#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500699#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800700#ifdef CONFIG_TPL_BUILD
Tom Rini5cd7ece2019-11-18 20:02:10 -0500701#define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
Ying Zhangb8b404d2013-09-06 17:30:58 +0800702#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500703#elif defined(CONFIG_SYS_RAMBOOT)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500704#define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Li Yang5f999732011-07-26 09:50:46 -0500705#endif
706
707#define CONFIG_LOADS_ECHO /* echo on for serial download */
708#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
709
710/*
Li Yang5f999732011-07-26 09:50:46 -0500711 * USB
712 */
713#define CONFIG_HAS_FSL_DR_USB
714
715#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400716#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500717#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
718#define CONFIG_USB_EHCI_FSL
Li Yang5f999732011-07-26 09:50:46 -0500719#endif
720#endif
721
York Sun06732382016-11-17 13:53:33 -0800722#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530723#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
724#endif
725
Li Yang5f999732011-07-26 09:50:46 -0500726#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500727#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500728#endif
729
Li Yang5f999732011-07-26 09:50:46 -0500730#undef CONFIG_WATCHDOG /* watchdog disabled */
731
732/*
733 * Miscellaneous configurable options
734 */
Li Yang5f999732011-07-26 09:50:46 -0500735#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500736
737/*
738 * For booting Linux, the board info and command line data
739 * have to be in the first 64 MB of memory, since this is
740 * the maximum mapped by the Linux kernel during initialization.
741 */
742#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
743#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
744
745#if defined(CONFIG_CMD_KGDB)
746#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500747#endif
748
749/*
750 * Environment Configuration
751 */
Mario Six790d8442018-03-28 14:38:20 +0200752#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000753#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000754#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500755#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
756
757/* default location for tftp and bootm */
758#define CONFIG_LOADADDR 1000000
759
Li Yang5f999732011-07-26 09:50:46 -0500760#ifdef __SW_BOOT_NOR
761#define __NOR_RST_CMD \
762norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
763i2c mw 18 3 __SW_BOOT_MASK 1; reset
764#endif
765#ifdef __SW_BOOT_SPI
766#define __SPI_RST_CMD \
767spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
768i2c mw 18 3 __SW_BOOT_MASK 1; reset
769#endif
770#ifdef __SW_BOOT_SD
771#define __SD_RST_CMD \
772sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
773i2c mw 18 3 __SW_BOOT_MASK 1; reset
774#endif
775#ifdef __SW_BOOT_NAND
776#define __NAND_RST_CMD \
777nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
778i2c mw 18 3 __SW_BOOT_MASK 1; reset
779#endif
780#ifdef __SW_BOOT_PCIE
781#define __PCIE_RST_CMD \
782pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
783i2c mw 18 3 __SW_BOOT_MASK 1; reset
784#endif
785
786#define CONFIG_EXTRA_ENV_SETTINGS \
787"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200788"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500789"loadaddr=1000000\0" \
790"bootfile=uImage\0" \
791"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200792 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
793 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
794 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
795 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
796 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500797"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
798"consoledev=ttyS0\0" \
799"ramdiskaddr=2000000\0" \
800"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500801"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500802"bdev=sda1\0" \
803"jffs2nor=mtdblock3\0" \
804"norbootaddr=ef080000\0" \
805"norfdtaddr=ef040000\0" \
806"jffs2nand=mtdblock9\0" \
807"nandbootaddr=100000\0" \
808"nandfdtaddr=80000\0" \
809"ramdisk_size=120000\0" \
810"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
811"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200812__stringify(__NOR_RST_CMD)"\0" \
813__stringify(__SPI_RST_CMD)"\0" \
814__stringify(__SD_RST_CMD)"\0" \
815__stringify(__NAND_RST_CMD)"\0" \
816__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500817
818#define CONFIG_NFSBOOTCOMMAND \
819"setenv bootargs root=/dev/nfs rw " \
820"nfsroot=$serverip:$rootpath " \
821"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
822"console=$consoledev,$baudrate $othbootargs;" \
823"tftp $loadaddr $bootfile;" \
824"tftp $fdtaddr $fdtfile;" \
825"bootm $loadaddr - $fdtaddr"
826
827#define CONFIG_HDBOOT \
828"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
829"console=$consoledev,$baudrate $othbootargs;" \
830"usb start;" \
831"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
832"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
833"bootm $loadaddr - $fdtaddr"
834
835#define CONFIG_USB_FAT_BOOT \
836"setenv bootargs root=/dev/ram rw " \
837"console=$consoledev,$baudrate $othbootargs " \
838"ramdisk_size=$ramdisk_size;" \
839"usb start;" \
840"fatload usb 0:2 $loadaddr $bootfile;" \
841"fatload usb 0:2 $fdtaddr $fdtfile;" \
842"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
843"bootm $loadaddr $ramdiskaddr $fdtaddr"
844
845#define CONFIG_USB_EXT2_BOOT \
846"setenv bootargs root=/dev/ram rw " \
847"console=$consoledev,$baudrate $othbootargs " \
848"ramdisk_size=$ramdisk_size;" \
849"usb start;" \
850"ext2load usb 0:4 $loadaddr $bootfile;" \
851"ext2load usb 0:4 $fdtaddr $fdtfile;" \
852"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
853"bootm $loadaddr $ramdiskaddr $fdtaddr"
854
855#define CONFIG_NORBOOT \
856"setenv bootargs root=/dev/$jffs2nor rw " \
857"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
858"bootm $norbootaddr - $norfdtaddr"
859
860#define CONFIG_RAMBOOTCOMMAND \
861"setenv bootargs root=/dev/ram rw " \
862"console=$consoledev,$baudrate $othbootargs " \
863"ramdisk_size=$ramdisk_size;" \
864"tftp $ramdiskaddr $ramdiskfile;" \
865"tftp $loadaddr $bootfile;" \
866"tftp $fdtaddr $fdtfile;" \
867"bootm $loadaddr $ramdiskaddr $fdtaddr"
868
869#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
870
871#endif /* __CONFIG_H */