blob: d75ac4e57ea254dca904dea2b202b4569fa615c3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Wang Huanf0ce7d62014-09-05 13:52:44 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Wang Huanf0ce7d62014-09-05 13:52:44 +08004 */
5
6#ifndef __CONFIG_H
7#define __CONFIG_H
8
Hongbo Zhang4f6e6102016-07-21 18:09:38 +08009#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080010
Hongbo Zhang912b3812016-07-21 18:09:39 +080011#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12
Gong Qianyu52de2e52015-10-26 19:47:42 +080013#define CONFIG_SYS_FSL_CLK
Wang Huanf0ce7d62014-09-05 13:52:44 +080014
Wang Huanf0ce7d62014-09-05 13:52:44 +080015#define CONFIG_SKIP_LOWLEVEL_INIT
Wang Huanf0ce7d62014-09-05 13:52:44 +080016
tang yuantian57296e72014-12-17 12:58:05 +080017#define CONFIG_DEEP_SLEEP
tang yuantian57296e72014-12-17 12:58:05 +080018
Wang Huanf0ce7d62014-09-05 13:52:44 +080019/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
Wang Huanf0ce7d62014-09-05 13:52:44 +080027#ifndef __ASSEMBLY__
28unsigned long get_board_sys_clk(void);
29unsigned long get_board_ddr_clk(void);
30#endif
31
Alison Wang34de5e42016-02-02 15:16:23 +080032#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Alison Wang2145a372014-12-09 17:38:02 +080033#define CONFIG_SYS_CLK_FREQ 100000000
34#define CONFIG_DDR_CLK_FREQ 100000000
35#define CONFIG_QIXIS_I2C_ACCESS
36#else
Wang Huanf0ce7d62014-09-05 13:52:44 +080037#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
38#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Alison Wang2145a372014-12-09 17:38:02 +080039#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080040
Alison Wang9da51782014-12-03 15:00:47 +080041#ifdef CONFIG_RAMBOOT_PBL
42#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021aqds/ls102xa_pbi.cfg
43#endif
44
45#ifdef CONFIG_SD_BOOT
Alison Wang34de5e42016-02-02 15:16:23 +080046#ifdef CONFIG_SD_BOOT_QSPI
47#define CONFIG_SYS_FSL_PBL_RCW \
48 board/freescale/ls1021aqds/ls102xa_rcw_sd_qspi.cfg
49#else
50#define CONFIG_SYS_FSL_PBL_RCW \
51 board/freescale/ls1021aqds/ls102xa_rcw_sd_ifc.cfg
52#endif
Alison Wang9da51782014-12-03 15:00:47 +080053
54#define CONFIG_SPL_TEXT_BASE 0x10000000
55#define CONFIG_SPL_MAX_SIZE 0x1a000
56#define CONFIG_SPL_STACK 0x1001d000
57#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang9da51782014-12-03 15:00:47 +080058
tang yuantian57296e72014-12-17 12:58:05 +080059#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
60 CONFIG_SYS_MONITOR_LEN)
Alison Wang9da51782014-12-03 15:00:47 +080061#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
62#define CONFIG_SPL_BSS_START_ADDR 0x80100000
63#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Alison Wang8af4c5a2015-10-30 22:45:38 +080064#define CONFIG_SYS_MONITOR_LEN 0xc0000
Alison Wang9da51782014-12-03 15:00:47 +080065#endif
66
Alison Wangab98bb52014-12-09 17:38:14 +080067#ifdef CONFIG_NAND_BOOT
68#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1021aqds/ls102xa_rcw_nand.cfg
Alison Wangab98bb52014-12-09 17:38:14 +080069
70#define CONFIG_SPL_TEXT_BASE 0x10000000
71#define CONFIG_SPL_MAX_SIZE 0x1a000
72#define CONFIG_SPL_STACK 0x1001d000
73#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wangab98bb52014-12-09 17:38:14 +080074
75#define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
76#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
77#define CONFIG_SYS_NAND_PAGE_SIZE 2048
78#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
79#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
80
81#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
82#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
83#define CONFIG_SPL_BSS_START_ADDR 0x80100000
84#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
85#define CONFIG_SYS_MONITOR_LEN 0x80000
86#endif
87
Wang Huanf0ce7d62014-09-05 13:52:44 +080088#define CONFIG_DDR_SPD
89#define SPD_EEPROM_ADDRESS 0x51
90#define CONFIG_SYS_SPD_BUS_NUM 0
Wang Huanf0ce7d62014-09-05 13:52:44 +080091
York Sunba3c0802014-09-11 13:32:07 -070092#ifndef CONFIG_SYS_FSL_DDR4
York Sunba3c0802014-09-11 13:32:07 -070093#define CONFIG_SYS_DDR_RAW_TIMING
94#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +080095#define CONFIG_DIMM_SLOTS_PER_CTLR 1
96#define CONFIG_CHIP_SELECTS_PER_CTRL 4
97
98#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
99#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
100
101#define CONFIG_DDR_ECC
102#ifdef CONFIG_DDR_ECC
103#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
104#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
105#endif
106
Alison Wanga5494fb2014-12-09 17:37:49 +0800107#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
108 !defined(CONFIG_QSPI_BOOT)
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800109#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800110#endif
111
Wang Huanf0ce7d62014-09-05 13:52:44 +0800112/*
113 * IFC Definitions
114 */
Alison Wang34de5e42016-02-02 15:16:23 +0800115#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800116#define CONFIG_FSL_IFC
117#define CONFIG_SYS_FLASH_BASE 0x60000000
118#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
119
120#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
121#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
122 CSPR_PORT_SIZE_16 | \
123 CSPR_MSEL_NOR | \
124 CSPR_V)
125#define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
126#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
127 + 0x8000000) | \
128 CSPR_PORT_SIZE_16 | \
129 CSPR_MSEL_NOR | \
130 CSPR_V)
131#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
132
133#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
134 CSOR_NOR_TRHZ_80)
135#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
136 FTIM0_NOR_TEADC(0x5) | \
137 FTIM0_NOR_TEAHC(0x5))
138#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
139 FTIM1_NOR_TRAD_NOR(0x1a) | \
140 FTIM1_NOR_TSEQRAD_NOR(0x13))
141#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
142 FTIM2_NOR_TCH(0x4) | \
143 FTIM2_NOR_TWPH(0xe) | \
144 FTIM2_NOR_TWP(0x1c))
145#define CONFIG_SYS_NOR_FTIM3 0
146
Wang Huanf0ce7d62014-09-05 13:52:44 +0800147#define CONFIG_SYS_FLASH_QUIET_TEST
148#define CONFIG_FLASH_SHOW_PROGRESS 45
149#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800150#define CONFIG_SYS_WRITE_SWAPPED_DATA
Wang Huanf0ce7d62014-09-05 13:52:44 +0800151
152#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
154#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
155#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
156
157#define CONFIG_SYS_FLASH_EMPTY_INFO
158#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
159 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
160
161/*
162 * NAND Flash Definitions
163 */
164#define CONFIG_NAND_FSL_IFC
165
166#define CONFIG_SYS_NAND_BASE 0x7e800000
167#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
168
169#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
170
171#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
172 | CSPR_PORT_SIZE_8 \
173 | CSPR_MSEL_NAND \
174 | CSPR_V)
175#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
176#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
177 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
178 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
179 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
180 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
181 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
182 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
183
184#define CONFIG_SYS_NAND_ONFI_DETECTION
185
186#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
187 FTIM0_NAND_TWP(0x18) | \
188 FTIM0_NAND_TWCHT(0x7) | \
189 FTIM0_NAND_TWH(0xa))
190#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
191 FTIM1_NAND_TWBE(0x39) | \
192 FTIM1_NAND_TRR(0xe) | \
193 FTIM1_NAND_TRP(0x18))
194#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
195 FTIM2_NAND_TREH(0xa) | \
196 FTIM2_NAND_TWHRE(0x1e))
197#define CONFIG_SYS_NAND_FTIM3 0x0
198
199#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
200#define CONFIG_SYS_MAX_NAND_DEVICE 1
Wang Huanf0ce7d62014-09-05 13:52:44 +0800201
202#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Alison Wang2145a372014-12-09 17:38:02 +0800203#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800204
205/*
206 * QIXIS Definitions
207 */
208#define CONFIG_FSL_QIXIS
209
210#ifdef CONFIG_FSL_QIXIS
211#define QIXIS_BASE 0x7fb00000
212#define QIXIS_BASE_PHYS QIXIS_BASE
213#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
214#define QIXIS_LBMAP_SWITCH 6
215#define QIXIS_LBMAP_MASK 0x0f
216#define QIXIS_LBMAP_SHIFT 0
217#define QIXIS_LBMAP_DFLTBANK 0x00
218#define QIXIS_LBMAP_ALTBANK 0x04
Hongbo Zhang4f6e6102016-07-21 18:09:38 +0800219#define QIXIS_PWR_CTL 0x21
220#define QIXIS_PWR_CTL_POWEROFF 0x80
Wang Huanf0ce7d62014-09-05 13:52:44 +0800221#define QIXIS_RST_CTL_RESET 0x44
222#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
223#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
224#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Hongbo Zhangf253bbd2016-08-19 17:20:31 +0800225#define QIXIS_CTL_SYS 0x5
226#define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
227#define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
228#define QIXIS_RST_FORCE_3 0x45
229#define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
230#define QIXIS_PWR_CTL2 0x21
231#define QIXIS_PWR_CTL2_PCTL 0x2
Wang Huanf0ce7d62014-09-05 13:52:44 +0800232
233#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
234#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
235 CSPR_PORT_SIZE_8 | \
236 CSPR_MSEL_GPCM | \
237 CSPR_V)
238#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
239#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
240 CSOR_NOR_NOR_MODE_AVD_NOR | \
241 CSOR_NOR_TRHZ_80)
242
243/*
244 * QIXIS Timing parameters for IFC GPCM
245 */
246#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
247 FTIM0_GPCM_TEADC(0xe) | \
248 FTIM0_GPCM_TEAHC(0xe))
249#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
250 FTIM1_GPCM_TRAD(0x1f))
251#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
252 FTIM2_GPCM_TCH(0xe) | \
253 FTIM2_GPCM_TWP(0xf0))
254#define CONFIG_SYS_FPGA_FTIM3 0x0
255#endif
256
Alison Wangab98bb52014-12-09 17:38:14 +0800257#if defined(CONFIG_NAND_BOOT)
258#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
259#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
260#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
261#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
262#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
263#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
264#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
265#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
266#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
267#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
268#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
269#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
270#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
271#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
272#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
273#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
274#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
275#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
276#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
277#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
278#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
279#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
280#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
281#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
282#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
283#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
284#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
285#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
286#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
287#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
288#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
289#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
290#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800291#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
292#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
293#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
294#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
295#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
296#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
297#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
298#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
299#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
300#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
301#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
302#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
303#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
304#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
305#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
306#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
307#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
308#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
309#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
310#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
311#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
312#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
313#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
314#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
315#define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
316#define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
317#define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
318#define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
319#define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
320#define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
321#define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
322#define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
Alison Wangab98bb52014-12-09 17:38:14 +0800323#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800324
325/*
326 * Serial Port
327 */
Alison Wange2f33ae2015-01-04 15:30:58 +0800328#ifdef CONFIG_LPUART
Alison Wange2f33ae2015-01-04 15:30:58 +0800329#define CONFIG_LPUART_32B_REG
330#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800331#define CONFIG_SYS_NS16550_SERIAL
York Sun89381742016-02-08 13:04:17 -0800332#ifndef CONFIG_DM_SERIAL
Wang Huanf0ce7d62014-09-05 13:52:44 +0800333#define CONFIG_SYS_NS16550_REG_SIZE 1
York Sun89381742016-02-08 13:04:17 -0800334#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800335#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wange2f33ae2015-01-04 15:30:58 +0800336#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800337
Wang Huanf0ce7d62014-09-05 13:52:44 +0800338/*
339 * I2C
340 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800341#define CONFIG_SYS_I2C
342#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200343#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
344#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700345#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800346
Jagdish Gediya013b99d2018-05-10 04:04:29 +0530347/* EEPROM */
348#define CONFIG_ID_EEPROM
349#define CONFIG_SYS_I2C_EEPROM_NXID
350#define CONFIG_SYS_EEPROM_BUS_NUM 0
351#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
352#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
353#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
354#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
355
Wang Huanf0ce7d62014-09-05 13:52:44 +0800356/*
357 * I2C bus multiplexer
358 */
359#define I2C_MUX_PCA_ADDR_PRI 0x77
360#define I2C_MUX_CH_DEFAULT 0x8
Xiubo Li27e2fe62014-12-16 14:50:33 +0800361#define I2C_MUX_CH_CH7301 0xC
Wang Huanf0ce7d62014-09-05 13:52:44 +0800362
363/*
364 * MMC
365 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800366
Haikun Wangb134e592015-06-29 13:08:46 +0530367/* SPI */
Alison Wang34de5e42016-02-02 15:16:23 +0800368#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530369/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800370#define QSPI0_AMBA_BASE 0x40000000
371#define FSL_QSPI_FLASH_SIZE (1 << 24)
372#define FSL_QSPI_FLASH_NUM 2
373
Haikun Wangb134e592015-06-29 13:08:46 +0530374/* DSPI */
Haikun Wangb134e592015-06-29 13:08:46 +0530375
376/* DM SPI */
377#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wangb134e592015-06-29 13:08:46 +0530378#define CONFIG_DM_SPI_FLASH
Jagan Teki79ec07c2015-06-27 22:04:55 +0530379#define CONFIG_SPI_FLASH_DATAFLASH
Haikun Wangb134e592015-06-29 13:08:46 +0530380#endif
Alison Wang2145a372014-12-09 17:38:02 +0800381#endif
382
Wang Huanf0ce7d62014-09-05 13:52:44 +0800383/*
Xiubo Li27e2fe62014-12-16 14:50:33 +0800384 * Video
385 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530386#ifdef CONFIG_VIDEO_FSL_DCU_FB
Xiubo Li27e2fe62014-12-16 14:50:33 +0800387#define CONFIG_VIDEO_LOGO
388#define CONFIG_VIDEO_BMP_LOGO
389
390#define CONFIG_FSL_DIU_CH7301
391#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
392#define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
393#define CONFIG_SYS_I2C_DVI_ADDR 0x75
394#endif
395
396/*
Wang Huanf0ce7d62014-09-05 13:52:44 +0800397 * eTSEC
398 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800399
400#ifdef CONFIG_TSEC_ENET
Wang Huanf0ce7d62014-09-05 13:52:44 +0800401#define CONFIG_MII_DEFAULT_TSEC 3
402#define CONFIG_TSEC1 1
403#define CONFIG_TSEC1_NAME "eTSEC1"
404#define CONFIG_TSEC2 1
405#define CONFIG_TSEC2_NAME "eTSEC2"
406#define CONFIG_TSEC3 1
407#define CONFIG_TSEC3_NAME "eTSEC3"
408
409#define TSEC1_PHY_ADDR 1
410#define TSEC2_PHY_ADDR 2
411#define TSEC3_PHY_ADDR 3
412
413#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
414#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
415#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
416
417#define TSEC1_PHYIDX 0
418#define TSEC2_PHYIDX 0
419#define TSEC3_PHYIDX 0
420
421#define CONFIG_ETHPRIME "eTSEC1"
422
Wang Huanf0ce7d62014-09-05 13:52:44 +0800423#define CONFIG_PHY_REALTEK
424
425#define CONFIG_HAS_ETH0
426#define CONFIG_HAS_ETH1
427#define CONFIG_HAS_ETH2
428
429#define CONFIG_FSL_SGMII_RISER 1
430#define SGMII_RISER_PHY_OFFSET 0x1b
431
432#ifdef CONFIG_FSL_SGMII_RISER
433#define CONFIG_SYS_TBIPA_VALUE 8
434#endif
435
436#endif
Minghuan Liana4d6b612014-10-31 13:43:44 +0800437
438/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400439#define CONFIG_PCIE1 /* PCIE controller 1 */
440#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800441
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800442#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800443#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800444#endif
445
Wang Huanf0ce7d62014-09-05 13:52:44 +0800446#define CONFIG_CMDLINE_TAG
Alison Wang9da51782014-12-03 15:00:47 +0800447
Xiubo Li563e3ce2014-11-21 17:40:57 +0800448#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800449#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800450#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000451#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800452
Wang Huanf0ce7d62014-09-05 13:52:44 +0800453#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800454#define HWCONFIG_BUFFER_SIZE 256
455
456#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanf0ce7d62014-09-05 13:52:44 +0800457
Wang Huanf0ce7d62014-09-05 13:52:44 +0800458
Alison Wang27666082017-05-16 10:45:57 +0800459#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiang9fc2f302014-09-26 16:25:32 +0800460
Alison Wange2f33ae2015-01-04 15:30:58 +0800461#ifdef CONFIG_LPUART
462#define CONFIG_EXTRA_ENV_SETTINGS \
463 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800464 "fdt_high=0xffffffff\0" \
465 "initrd_high=0xffffffff\0" \
Alison Wange2f33ae2015-01-04 15:30:58 +0800466 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
467#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800468#define CONFIG_EXTRA_ENV_SETTINGS \
469 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangf6370242015-11-05 11:16:26 +0800470 "fdt_high=0xffffffff\0" \
471 "initrd_high=0xffffffff\0" \
Wang Huanf0ce7d62014-09-05 13:52:44 +0800472 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
Alison Wange2f33ae2015-01-04 15:30:58 +0800473#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800474
475/*
476 * Miscellaneous configurable options
477 */
Wang Huanf0ce7d62014-09-05 13:52:44 +0800478
Wang Huanf0ce7d62014-09-05 13:52:44 +0800479#define CONFIG_SYS_MEMTEST_START 0x80000000
480#define CONFIG_SYS_MEMTEST_END 0x9fffffff
481
482#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanf0ce7d62014-09-05 13:52:44 +0800483
Xiubo Li03d40aa2014-11-21 17:40:59 +0800484#define CONFIG_LS102XA_STREAM_ID
485
Wang Huanf0ce7d62014-09-05 13:52:44 +0800486#define CONFIG_SYS_INIT_SP_OFFSET \
487 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
488#define CONFIG_SYS_INIT_SP_ADDR \
489 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
490
Alison Wang9da51782014-12-03 15:00:47 +0800491#ifdef CONFIG_SPL_BUILD
492#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
493#else
Wang Huanf0ce7d62014-09-05 13:52:44 +0800494#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang9da51782014-12-03 15:00:47 +0800495#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800496
497/*
498 * Environment
499 */
500#define CONFIG_ENV_OVERWRITE
501
Alison Wang9da51782014-12-03 15:00:47 +0800502#if defined(CONFIG_SD_BOOT)
Alison Wang27666082017-05-16 10:45:57 +0800503#define CONFIG_ENV_OFFSET 0x300000
Alison Wang9da51782014-12-03 15:00:47 +0800504#define CONFIG_SYS_MMC_ENV_DEV 0
505#define CONFIG_ENV_SIZE 0x2000
Alison Wang2145a372014-12-09 17:38:02 +0800506#elif defined(CONFIG_QSPI_BOOT)
Alison Wang2145a372014-12-09 17:38:02 +0800507#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
Alison Wang27666082017-05-16 10:45:57 +0800508#define CONFIG_ENV_OFFSET 0x300000 /* 3MB */
Alison Wang2145a372014-12-09 17:38:02 +0800509#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wangab98bb52014-12-09 17:38:14 +0800510#elif defined(CONFIG_NAND_BOOT)
Alison Wangab98bb52014-12-09 17:38:14 +0800511#define CONFIG_ENV_SIZE 0x2000
512#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
Alison Wang9da51782014-12-03 15:00:47 +0800513#else
Alison Wang27666082017-05-16 10:45:57 +0800514#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanf0ce7d62014-09-05 13:52:44 +0800515#define CONFIG_ENV_SIZE 0x2000
516#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang9da51782014-12-03 15:00:47 +0800517#endif
Wang Huanf0ce7d62014-09-05 13:52:44 +0800518
Aneesh Bansal962021a2016-01-22 16:37:22 +0530519#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800520#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530521
Wang Huanf0ce7d62014-09-05 13:52:44 +0800522#endif