blob: 62b83d4c5498d977114baea4715a0baee15ebdd6 [file] [log] [blame]
Chander Kashyaped2e25a2012-02-05 23:01:47 +00001/*
Hatim RV793ed482012-12-11 00:52:48 +00002 * Copyright (C) 2012 Samsung Electronics
Chander Kashyaped2e25a2012-02-05 23:01:47 +00003 *
Hatim RV793ed482012-12-11 00:52:48 +00004 * Configuration settings for the SAMSUNG EXYNOS5250 board.
Chander Kashyaped2e25a2012-02-05 23:01:47 +00005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28/* High Level Configuration Options */
29#define CONFIG_SAMSUNG /* in a SAMSUNG core */
30#define CONFIG_S5P /* S5P Family */
31#define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32#define CONFIG_SMDK5250 /* which is in a SMDK5250 */
33
34#include <asm/arch/cpu.h> /* get chip and board defs */
35
Simon Glasscdf4e972013-03-05 14:39:58 +000036#define CONFIG_SYS_GENERIC_BOARD
Chander Kashyaped2e25a2012-02-05 23:01:47 +000037#define CONFIG_ARCH_CPU_INIT
38#define CONFIG_DISPLAY_CPUINFO
39#define CONFIG_DISPLAY_BOARDINFO
40
Hatim RV793ed482012-12-11 00:52:48 +000041/* Enable fdt support for Exynos5250 */
42#define CONFIG_ARCH_DEVICE_TREE exynos5250
43#define CONFIG_OF_CONTROL
44#define CONFIG_OF_SEPARATE
45
Chander Kashyaped2e25a2012-02-05 23:01:47 +000046/* Keep L2 Cache Disabled */
47#define CONFIG_SYS_DCACHE_OFF
48
Akshay Saraswat150a9db2013-03-20 21:00:57 +000049/* Enable ACE acceleration for SHA1 and SHA256 */
50#define CONFIG_EXYNOS_ACE_SHA
Akshay Saraswatb20d7d62013-03-20 21:00:59 +000051#define CONFIG_SHA_HW_ACCEL
Akshay Saraswat150a9db2013-03-20 21:00:57 +000052
Chander Kashyaped2e25a2012-02-05 23:01:47 +000053#define CONFIG_SYS_SDRAM_BASE 0x40000000
54#define CONFIG_SYS_TEXT_BASE 0x43E00000
55
56/* input clock of PLL: SMDK5250 has 24MHz input clock */
57#define CONFIG_SYS_CLK_FREQ 24000000
58
59#define CONFIG_SETUP_MEMORY_TAGS
60#define CONFIG_CMDLINE_TAG
61#define CONFIG_INITRD_TAG
62#define CONFIG_CMDLINE_EDITING
63
64/* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
65#define MACH_TYPE_SMDK5250 3774
66#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
67
68/* Power Down Modes */
69#define S5P_CHECK_SLEEP 0x00000BAD
70#define S5P_CHECK_DIDLE 0xBAD00000
71#define S5P_CHECK_LPA 0xABAD0000
72
73/* Offset for inform registers */
74#define INFORM0_OFFSET 0x800
75#define INFORM1_OFFSET 0x804
76
77/* Size of malloc() pool */
Rajeshwari Shinde418eb7e2012-12-10 01:55:48 +000078#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
Chander Kashyaped2e25a2012-02-05 23:01:47 +000079
80/* select serial console configuration */
Rajeshwari Shindee8bfeda2012-07-03 20:03:00 +000081#define CONFIG_SERIAL3 /* use SERIAL 3 */
Chander Kashyaped2e25a2012-02-05 23:01:47 +000082#define CONFIG_BAUDRATE 115200
83#define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
84
Ajay Kumarf6a62fe2013-01-10 21:06:11 +000085/* Console configuration */
86#define CONFIG_CONSOLE_MUX
87#define CONFIG_SYS_CONSOLE_IS_IN_ENV
88#define EXYNOS_DEVICE_SETTINGS \
89 "stdin=serial\0" \
90 "stdout=serial,lcd\0" \
91 "stderr=serial,lcd\0"
92
93#define CONFIG_EXTRA_ENV_SETTINGS \
94 EXYNOS_DEVICE_SETTINGS
95
Chander Kashyaped2e25a2012-02-05 23:01:47 +000096/* SD/MMC configuration */
97#define CONFIG_GENERIC_MMC
98#define CONFIG_MMC
Jaehoon Chunga38690e2012-04-23 02:36:29 +000099#define CONFIG_SDHCI
100#define CONFIG_S5P_SDHCI
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000101
102#define CONFIG_BOARD_EARLY_INIT_F
103
104/* PWM */
105#define CONFIG_PWM
106
107/* allow to overwrite serial and ethaddr */
108#define CONFIG_ENV_OVERWRITE
109
110/* Command definition*/
111#include <config_cmd_default.h>
112
113#define CONFIG_CMD_PING
114#define CONFIG_CMD_ELF
115#define CONFIG_CMD_MMC
116#define CONFIG_CMD_EXT2
117#define CONFIG_CMD_FAT
Chander Kashyap5ff8061e2012-02-09 01:26:19 +0000118#define CONFIG_CMD_NET
Akshay Saraswatb20d7d62013-03-20 21:00:59 +0000119#define CONFIG_CMD_HASH
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000120
121#define CONFIG_BOOTDELAY 3
122#define CONFIG_ZERO_BOOTDELAY_CHECK
123
Akshay Saraswatc9ba97e2013-02-25 01:13:03 +0000124/* Thermal Management Unit */
125#define CONFIG_EXYNOS_TMU
Akshay Saraswat60e72fa2013-02-25 01:13:05 +0000126#define CONFIG_CMD_DTT
127#define CONFIG_TMU_CMD_DTT
Akshay Saraswatc9ba97e2013-02-25 01:13:03 +0000128
Rajeshwari Shinde8755bb92012-05-14 05:52:05 +0000129/* USB */
130#define CONFIG_CMD_USB
131#define CONFIG_USB_EHCI
132#define CONFIG_USB_EHCI_EXYNOS
133#define CONFIG_USB_STORAGE
134
Vivek Gautam681dd832013-01-28 00:39:59 +0000135/* USB boot mode */
136#define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
137#define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
138#define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
139
Simon Glass2df1f7a2013-04-12 10:44:58 +0000140/* TPM */
141#define CONFIG_TPM
142#define CONFIG_CMD_TPM
143#define CONFIG_INFINEON_TPM_I2C
144#define CONFIG_INFINEON_TPM_I2C_BUS 3
145#define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
146
Chander Kashyap1633dd12012-02-05 23:01:48 +0000147/* MMC SPL */
148#define CONFIG_SPL
149#define COPY_BL2_FNPTR_ADDR 0x02020030
150
Rajeshwari Shindee44ebd02012-07-03 20:02:53 +0000151/* specific .lds file */
152#define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
153#define CONFIG_SPL_TEXT_BASE 0x02023400
Albert ARIBAUD19a053d2013-04-12 05:14:33 +0000154#define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
Rajeshwari Shindee44ebd02012-07-03 20:02:53 +0000155
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000156#define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
157
158/* Miscellaneous configurable options */
159#define CONFIG_SYS_LONGHELP /* undef to save memory */
160#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000161#define CONFIG_SYS_PROMPT "SMDK5250 # "
162#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
163#define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
164#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
165#define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
166/* Boot Argument Buffer Size */
167#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
168/* memtest works on */
169#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
170#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
171#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
172
173#define CONFIG_SYS_HZ 1000
174
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000175#define CONFIG_RD_LVL
176
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000177#define CONFIG_NR_DRAM_BANKS 8
178#define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
179#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
180#define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
181#define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
182#define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
183#define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
184#define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
185#define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
186#define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
187#define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
188#define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
189#define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
190#define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
191#define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
192#define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
193#define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
194#define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
195
196#define CONFIG_SYS_MONITOR_BASE 0x00000000
197
198/* FLASH and environment organization */
199#define CONFIG_SYS_NO_FLASH
200#undef CONFIG_CMD_IMLS
201#define CONFIG_IDENT_STRING " for SMDK5250"
202
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000203#define CONFIG_SYS_MMC_ENV_DEV 0
204
205#define CONFIG_SECURE_BL1_ONLY
206
207/* Secure FW size configuration */
208#ifdef CONFIG_SECURE_BL1_ONLY
209#define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
210#else
211#define CONFIG_SEC_FW_SIZE 0
212#endif
213
214/* Configuration of BL1, BL2, ENV Blocks on mmc */
215#define CONFIG_RES_BLOCK_SIZE (512)
216#define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
217#define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
218#define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
219
220#define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
221#define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
222#define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
223
Chander Kashyap1633dd12012-02-05 23:01:48 +0000224/* U-boot copy size from boot Media to DRAM.*/
225#define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
226#define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
Rajeshwari Shinde9cb48e82012-11-02 01:15:38 +0000227
228#define OM_STAT (0x1f << 1)
229#define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
230#define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
231
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000232#define CONFIG_DOS_PARTITION
233
234#define CONFIG_IRAM_STACK 0x02050000
235
236#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
237
Rajeshwari Shinde1d518e62012-07-23 21:23:55 +0000238/* I2C */
239#define CONFIG_SYS_I2C_INIT_BOARD
240#define CONFIG_HARD_I2C
241#define CONFIG_CMD_I2C
242#define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
243#define CONFIG_DRIVER_S3C24X0_I2C
244#define CONFIG_I2C_MULTI_BUS
245#define CONFIG_MAX_I2C_NUM 8
246#define CONFIG_SYS_I2C_SLAVE 0x0
Simon Glass9f68f8e2012-12-05 14:46:45 +0000247#define CONFIG_I2C_EDID
Rajeshwari Shinde1d518e62012-07-23 21:23:55 +0000248
Rajeshwari Shinde346fe622012-08-24 00:39:24 +0000249/* PMIC */
250#define CONFIG_PMIC
251#define CONFIG_PMIC_I2C
252#define CONFIG_PMIC_MAX77686
253
Hatim RV000b5482012-11-02 01:15:37 +0000254/* SPI */
255#define CONFIG_ENV_IS_IN_SPI_FLASH
256#define CONFIG_SPI_FLASH
257
258#ifdef CONFIG_SPI_FLASH
259#define CONFIG_EXYNOS_SPI
260#define CONFIG_CMD_SF
261#define CONFIG_CMD_SPI
262#define CONFIG_SPI_FLASH_WINBOND
Rajeshwari Shindee2036642013-01-22 20:31:57 +0000263#define CONFIG_SPI_FLASH_GIGADEVICE
Hatim RV000b5482012-11-02 01:15:37 +0000264#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
265#define CONFIG_SF_DEFAULT_SPEED 50000000
266#define EXYNOS5_SPI_NUM_CONTROLLERS 5
267#endif
268
269#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
270#define CONFIG_ENV_SPI_MODE SPI_MODE_0
271#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
272#define CONFIG_ENV_SPI_BUS 1
273#define CONFIG_ENV_SPI_MAX_HZ 50000000
274#endif
275
Albert ARIBAUD8f9e08b2012-12-22 11:59:14 +0100276/* PMIC */
Rajeshwari Shinde418eb7e2012-12-10 01:55:48 +0000277#define CONFIG_POWER
278#define CONFIG_POWER_I2C
279#define CONFIG_POWER_MAX77686
Chander Kashyap5ff8061e2012-02-09 01:26:19 +0000280
281/* SPI */
282#define CONFIG_ENV_IS_IN_SPI_FLASH
283#define CONFIG_SPI_FLASH
284
Chander Kashyapd94e1f22012-09-05 00:38:21 +0000285#ifdef CONFIG_SPI_FLASH
286#define CONFIG_EXYNOS_SPI
287#define CONFIG_CMD_SF
288#define CONFIG_CMD_SPI
289#define CONFIG_SPI_FLASH_WINBOND
290#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000291#define CONFIG_SF_DEFAULT_SPEED 50000000
292#define EXYNOS5_SPI_NUM_CONTROLLERS 5
293#endif
294
295#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Rajeshwari Shinde4453d232012-10-25 19:49:30 +0000296#define CONFIG_ENV_SPI_MODE SPI_MODE_0
297#define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
298#define CONFIG_ENV_SPI_BUS 1
299#define CONFIG_ENV_SPI_MAX_HZ 50000000
300#endif
301
302/* Ethernet Controllor Driver */
303#ifdef CONFIG_CMD_NET
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000304#define CONFIG_SMC911X
305#define CONFIG_SMC911X_BASE 0x5000000
306#define CONFIG_SMC911X_16_BIT
307#define CONFIG_ENV_SROM_BANK 1
308#endif /*CONFIG_CMD_NET*/
309
310/* Enable PXE Support */
311#ifdef CONFIG_CMD_NET
312#define CONFIG_CMD_PXE
313#define CONFIG_MENU
314#endif
315
316/* Sound */
317#define CONFIG_CMD_SOUND
318#ifdef CONFIG_CMD_SOUND
319#define CONFIG_SOUND
320#define CONFIG_I2S
Rajeshwari Shinde4200a522013-02-14 19:46:16 +0000321#define CONFIG_SOUND_MAX98095
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000322#define CONFIG_SOUND_WM8994
323#endif
324
325/* Enable devicetree support */
326#define CONFIG_OF_LIBFDT
327
Simon Glass9f68f8e2012-12-05 14:46:45 +0000328/* SHA hashing */
329#define CONFIG_CMD_HASH
330#define CONFIG_HASH_VERIFY
331#define CONFIG_SHA1
332#define CONFIG_SHA256
333
Ajay Kumarca67ee22013-01-08 20:42:26 +0000334/* Display */
335#define CONFIG_LCD
Ajay Kumar11575ae2013-01-10 21:06:10 +0000336#ifdef CONFIG_LCD
Ajay Kumarca67ee22013-01-08 20:42:26 +0000337#define CONFIG_EXYNOS_FB
338#define CONFIG_EXYNOS_DP
339#define LCD_XRES 2560
340#define LCD_YRES 1600
341#define LCD_BPP LCD_COLOR16
Ajay Kumar11575ae2013-01-10 21:06:10 +0000342#endif
Ajay Kumarca67ee22013-01-08 20:42:26 +0000343
Akshay Saraswata3e6c192013-03-28 04:32:15 +0000344/* Enable Time Command */
345#define CONFIG_CMD_TIME
346
Chander Kashyaped2e25a2012-02-05 23:01:47 +0000347#endif /* __CONFIG_H */