Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 1 | /* |
York Sun | 7dda847 | 2011-01-10 12:02:59 +0000 | [diff] [blame] | 2 | * Copyright 2008-2011 Freescale Semiconductor, Inc. |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * Version 2 as published by the Free Software Foundation. |
| 7 | */ |
| 8 | |
| 9 | #include <common.h> |
| 10 | #include <asm/io.h> |
| 11 | #include <asm/fsl_ddr_sdram.h> |
York Sun | 7dda847 | 2011-01-10 12:02:59 +0000 | [diff] [blame] | 12 | #include <asm/processor.h> |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 13 | |
| 14 | #if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) |
| 15 | #error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL |
| 16 | #endif |
| 17 | |
| 18 | void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, |
| 19 | unsigned int ctrl_num) |
| 20 | { |
| 21 | unsigned int i; |
| 22 | volatile ccsr_ddr_t *ddr; |
Poonam_Aggrwal-b10812 | 30cb145 | 2009-01-04 08:46:38 +0530 | [diff] [blame] | 23 | u32 temp_sdram_cfg; |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 24 | |
| 25 | switch (ctrl_num) { |
| 26 | case 0: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 27 | ddr = (void *)CONFIG_SYS_MPC85xx_DDR_ADDR; |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 28 | break; |
| 29 | case 1: |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 30 | ddr = (void *)CONFIG_SYS_MPC85xx_DDR2_ADDR; |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 31 | break; |
| 32 | default: |
| 33 | printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num); |
| 34 | return; |
| 35 | } |
| 36 | |
york | 4260372 | 2010-07-02 22:25:54 +0000 | [diff] [blame] | 37 | out_be32(&ddr->eor, regs->ddr_eor); |
| 38 | |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 39 | for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { |
| 40 | if (i == 0) { |
| 41 | out_be32(&ddr->cs0_bnds, regs->cs[i].bnds); |
| 42 | out_be32(&ddr->cs0_config, regs->cs[i].config); |
| 43 | out_be32(&ddr->cs0_config_2, regs->cs[i].config_2); |
| 44 | |
| 45 | } else if (i == 1) { |
| 46 | out_be32(&ddr->cs1_bnds, regs->cs[i].bnds); |
| 47 | out_be32(&ddr->cs1_config, regs->cs[i].config); |
| 48 | out_be32(&ddr->cs1_config_2, regs->cs[i].config_2); |
| 49 | |
| 50 | } else if (i == 2) { |
| 51 | out_be32(&ddr->cs2_bnds, regs->cs[i].bnds); |
| 52 | out_be32(&ddr->cs2_config, regs->cs[i].config); |
| 53 | out_be32(&ddr->cs2_config_2, regs->cs[i].config_2); |
| 54 | |
| 55 | } else if (i == 3) { |
| 56 | out_be32(&ddr->cs3_bnds, regs->cs[i].bnds); |
| 57 | out_be32(&ddr->cs3_config, regs->cs[i].config); |
| 58 | out_be32(&ddr->cs3_config_2, regs->cs[i].config_2); |
| 59 | } |
| 60 | } |
| 61 | |
| 62 | out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3); |
| 63 | out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0); |
| 64 | out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); |
| 65 | out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2); |
| 66 | out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); |
| 67 | out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode); |
| 68 | out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); |
York Sun | ba0c2eb | 2011-01-10 12:03:00 +0000 | [diff] [blame^] | 69 | out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); |
| 70 | out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); |
| 71 | out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); |
| 72 | out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); |
| 73 | out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); |
| 74 | out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 75 | out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); |
| 76 | out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval); |
| 77 | out_be32(&ddr->sdram_data_init, regs->ddr_data_init); |
| 78 | out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); |
| 79 | out_be32(&ddr->init_addr, regs->ddr_init_addr); |
| 80 | out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); |
| 81 | |
| 82 | out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4); |
| 83 | out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5); |
| 84 | out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); |
| 85 | out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 86 | out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); |
| 87 | out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); |
| 88 | out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); |
York Sun | 7dda847 | 2011-01-10 12:02:59 +0000 | [diff] [blame] | 89 | out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1); |
| 90 | out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2); |
| 91 | out_be32(&ddr->err_disable, regs->err_disable); |
| 92 | out_be32(&ddr->err_int_en, regs->err_int_en); |
| 93 | for (i = 0; i < 32; i++) |
| 94 | out_be32(&ddr->debug[i], regs->debug[i]); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 95 | |
Ed Swarthout | e674b83 | 2009-02-24 02:37:59 -0600 | [diff] [blame] | 96 | /* Set, but do not enable the memory */ |
| 97 | temp_sdram_cfg = regs->ddr_sdram_cfg; |
Poonam_Aggrwal-b10812 | 30cb145 | 2009-01-04 08:46:38 +0530 | [diff] [blame] | 98 | temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); |
| 99 | out_be32(&ddr->sdram_cfg, temp_sdram_cfg); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 100 | /* |
Dave Liu | 7dc79f7 | 2008-10-23 21:18:53 +0800 | [diff] [blame] | 101 | * For 8572 DDR1 erratum - DDR controller may enter illegal state |
| 102 | * when operatiing in 32-bit bus mode with 4-beat bursts, |
| 103 | * This erratum does not affect DDR3 mode, only for DDR2 mode. |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 104 | */ |
Dave Liu | 7dc79f7 | 2008-10-23 21:18:53 +0800 | [diff] [blame] | 105 | #ifdef CONFIG_MPC8572 |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 106 | if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2) |
Dave Liu | 7dc79f7 | 2008-10-23 21:18:53 +0800 | [diff] [blame] | 107 | && in_be32(&ddr->sdram_cfg) & 0x80000) { |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 108 | /* set DEBUG_1[31] */ |
York Sun | 7dda847 | 2011-01-10 12:02:59 +0000 | [diff] [blame] | 109 | setbits_be32(&ddr->debug[0], 1); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 110 | } |
Dave Liu | 7dc79f7 | 2008-10-23 21:18:53 +0800 | [diff] [blame] | 111 | #endif |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 112 | |
| 113 | /* |
Dave Liu | 4be87b2 | 2009-03-14 12:48:30 +0800 | [diff] [blame] | 114 | * 500 painful micro-seconds must elapse between |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 115 | * the DDR clock setup and the DDR config enable. |
Dave Liu | 4be87b2 | 2009-03-14 12:48:30 +0800 | [diff] [blame] | 116 | * DDR2 need 200 us, and DDR3 need 500 us from spec, |
| 117 | * we choose the max, that is 500 us for all of case. |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 118 | */ |
Dave Liu | 4be87b2 | 2009-03-14 12:48:30 +0800 | [diff] [blame] | 119 | udelay(500); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 120 | asm volatile("sync;isync"); |
| 121 | |
Poonam_Aggrwal-b10812 | 30cb145 | 2009-01-04 08:46:38 +0530 | [diff] [blame] | 122 | /* Let the controller go */ |
| 123 | temp_sdram_cfg = in_be32(&ddr->sdram_cfg); |
| 124 | out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); |
Kumar Gala | d5a1fb9 | 2008-08-26 21:34:55 -0500 | [diff] [blame] | 125 | |
| 126 | /* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done. */ |
| 127 | while (in_be32(&ddr->sdram_cfg_2) & 0x10) { |
| 128 | udelay(10000); /* throttle polling rate */ |
| 129 | } |
| 130 | } |