Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net> |
| 3 | * |
| 4 | * (C) Copyright 2007-2011 |
| 5 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 6 | * Tom Cubie <tangliang@allwinnertech.com> |
| 7 | * |
| 8 | * Some init for sunxi platform. |
| 9 | * |
| 10 | * SPDX-License-Identifier: GPL-2.0+ |
| 11 | */ |
| 12 | |
| 13 | #include <common.h> |
Hans de Goede | 3352b22 | 2014-06-13 22:55:49 +0200 | [diff] [blame] | 14 | #include <i2c.h> |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 15 | #include <serial.h> |
| 16 | #ifdef CONFIG_SPL_BUILD |
| 17 | #include <spl.h> |
| 18 | #endif |
| 19 | #include <asm/gpio.h> |
| 20 | #include <asm/io.h> |
| 21 | #include <asm/arch/clock.h> |
| 22 | #include <asm/arch/gpio.h> |
| 23 | #include <asm/arch/sys_proto.h> |
| 24 | #include <asm/arch/timer.h> |
| 25 | |
Ian Campbell | d41e2f67 | 2014-07-06 20:03:20 +0100 | [diff] [blame] | 26 | #include <linux/compiler.h> |
| 27 | |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 28 | struct fel_stash { |
| 29 | uint32_t sp; |
| 30 | uint32_t lr; |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 31 | uint32_t cpsr; |
| 32 | uint32_t sctlr; |
| 33 | uint32_t vbar; |
| 34 | uint32_t cr; |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 35 | }; |
| 36 | |
| 37 | struct fel_stash fel_stash __attribute__((section(".data"))); |
| 38 | |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 39 | static int gpio_init(void) |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 40 | { |
Chen-Yu Tsai | d4ea92b | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 41 | #if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F) |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 42 | #if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I) |
Chen-Yu Tsai | d4ea92b | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 43 | /* disable GPB22,23 as uart0 tx,rx to avoid conflict */ |
| 44 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT); |
| 45 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT); |
| 46 | #endif |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 47 | #if defined(CONFIG_MACH_SUN8I) |
| 48 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0_TX); |
| 49 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0_RX); |
| 50 | #else |
| 51 | sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0_TX); |
| 52 | sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0_RX); |
| 53 | #endif |
Chen-Yu Tsai | d4ea92b | 2014-10-22 16:47:42 +0800 | [diff] [blame] | 54 | sunxi_gpio_set_pull(SUNXI_GPF(4), 1); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 55 | #elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 56 | sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0); |
| 57 | sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 58 | sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 59 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 60 | sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0); |
| 61 | sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 62 | sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 63 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 64 | sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0); |
| 65 | sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0); |
Maxime Ripard | f139f1e | 2014-10-03 20:16:28 +0800 | [diff] [blame] | 66 | sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP); |
Hans de Goede | 7bfe2bb | 2015-01-13 19:25:06 +0100 | [diff] [blame] | 67 | #elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I) |
| 68 | sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0); |
| 69 | sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0); |
| 70 | sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 71 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 72 | sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1); |
| 73 | sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1); |
Chen-Yu Tsai | 4e526e2 | 2014-10-03 20:16:21 +0800 | [diff] [blame] | 74 | sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP); |
Laurent Itti | 20dfe00 | 2015-05-05 17:02:00 -0700 | [diff] [blame] | 75 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I) |
| 76 | sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2); |
| 77 | sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2); |
| 78 | sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP); |
Ian Campbell | 8f32aaa | 2014-10-24 21:20:47 +0100 | [diff] [blame] | 79 | #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I) |
Paul Kocialkowski | ae358a4 | 2015-03-22 18:12:22 +0100 | [diff] [blame] | 80 | sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART); |
| 81 | sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART); |
Chen-Yu Tsai | 6ee6388 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 82 | sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP); |
Hans de Goede | 8c1c782 | 2014-06-09 11:36:58 +0200 | [diff] [blame] | 83 | #else |
| 84 | #error Unsupported console port number. Please fix pin mux settings in board.c |
| 85 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 86 | |
| 87 | return 0; |
| 88 | } |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 89 | |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 90 | void spl_board_load_image(void) |
| 91 | { |
| 92 | debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr); |
| 93 | return_to_fel(fel_stash.sp, fel_stash.lr); |
| 94 | } |
| 95 | |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 96 | void s_init(void) |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 97 | { |
Hans de Goede | f055ed6 | 2015-04-06 20:55:39 +0200 | [diff] [blame] | 98 | #if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_A23 |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 99 | /* Magic (undocmented) value taken from boot0, without this DRAM |
| 100 | * access gets messed up (seems cache related) */ |
| 101 | setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800); |
| 102 | #endif |
Hans de Goede | 343bee0 | 2015-04-06 20:16:36 +0200 | [diff] [blame] | 103 | #if defined CONFIG_MACH_SUN6I || \ |
| 104 | defined CONFIG_MACH_SUN7I || \ |
| 105 | defined CONFIG_MACH_SUN8I |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 106 | /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */ |
| 107 | asm volatile( |
| 108 | "mrc p15, 0, r0, c1, c0, 1\n" |
| 109 | "orr r0, r0, #1 << 6\n" |
| 110 | "mcr p15, 0, r0, c1, c0, 1\n"); |
| 111 | #endif |
| 112 | |
| 113 | clock_init(); |
| 114 | timer_init(); |
| 115 | gpio_init(); |
| 116 | i2c_init_board(); |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 117 | } |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 118 | |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 119 | #ifdef CONFIG_SPL_BUILD |
| 120 | /* The sunxi internal brom will try to loader external bootloader |
| 121 | * from mmc0, nand flash, mmc2. |
Daniel Kochmański | dbbfdc1 | 2015-05-26 17:00:42 +0200 | [diff] [blame] | 122 | * |
| 123 | * Unfortunately we can't check how SPL was loaded so assume it's |
| 124 | * always the first SD/MMC controller, unless it was explicitly |
| 125 | * stated that SPL is on nand flash. |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 126 | */ |
| 127 | u32 spl_boot_device(void) |
| 128 | { |
Daniel Kochmański | dbbfdc1 | 2015-05-26 17:00:42 +0200 | [diff] [blame] | 129 | #if defined(CONFIG_SPL_NAND_SUPPORT) |
| 130 | /* |
| 131 | * This is compile time configuration informing SPL, that it |
| 132 | * was loaded from nand flash. |
| 133 | */ |
| 134 | return BOOT_DEVICE_NAND; |
| 135 | #else |
Siarhei Siamashka | 7ef91f0 | 2015-02-16 10:23:59 +0200 | [diff] [blame] | 136 | /* |
| 137 | * When booting from the SD card, the "eGON.BT0" signature is expected |
| 138 | * to be found in memory at the address 0x0004 (see the "mksunxiboot" |
| 139 | * tool, which generates this header). |
| 140 | * |
| 141 | * When booting in the FEL mode over USB, this signature is patched in |
| 142 | * memory and replaced with something else by the 'fel' tool. This other |
| 143 | * signature is selected in such a way, that it can't be present in a |
| 144 | * valid bootable SD card image (because the BROM would refuse to |
| 145 | * execute the SPL in this case). |
| 146 | * |
| 147 | * This branch is just making a decision at runtime whether to load |
| 148 | * the main u-boot binary from the SD card (if the "eGON.BT0" signature |
| 149 | * is found) or return to the FEL code in the BROM to wait and receive |
| 150 | * the main u-boot binary over USB. |
| 151 | */ |
| 152 | if (readl(4) == 0x4E4F4765 && readl(8) == 0x3054422E) /* eGON.BT0 */ |
| 153 | return BOOT_DEVICE_MMC1; |
| 154 | else |
Simon Glass | 5debe1f | 2015-02-07 10:47:30 -0700 | [diff] [blame] | 155 | return BOOT_DEVICE_BOARD; |
Daniel Kochmański | dbbfdc1 | 2015-05-26 17:00:42 +0200 | [diff] [blame] | 156 | #endif |
Hans de Goede | b42b04d | 2015-01-21 16:24:05 +0100 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | /* No confirmation data available in SPL yet. Hardcode bootmode */ |
| 160 | u32 spl_boot_mode(void) |
| 161 | { |
| 162 | return MMCSD_MODE_RAW; |
| 163 | } |
| 164 | |
| 165 | void board_init_f(ulong dummy) |
| 166 | { |
Simon Glass | 8735682 | 2014-12-23 12:04:52 -0700 | [diff] [blame] | 167 | preloader_console_init(); |
| 168 | |
| 169 | #ifdef CONFIG_SPL_I2C_SUPPORT |
| 170 | /* Needed early by sunxi_board_init if PMU is enabled */ |
| 171 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
| 172 | #endif |
| 173 | sunxi_board_init(); |
| 174 | |
| 175 | /* Clear the BSS. */ |
| 176 | memset(__bss_start, 0, __bss_end - __bss_start); |
| 177 | |
| 178 | board_init_r(NULL, 0); |
| 179 | } |
| 180 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 181 | |
| 182 | void reset_cpu(ulong addr) |
| 183 | { |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 184 | #ifdef CONFIG_SUNXI_GEN_SUN4I |
Hans de Goede | 1374e89 | 2014-06-09 11:36:56 +0200 | [diff] [blame] | 185 | static const struct sunxi_wdog *wdog = |
| 186 | &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 187 | |
| 188 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 189 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 190 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
Hans de Goede | fa43a6e | 2014-06-13 22:55:52 +0200 | [diff] [blame] | 191 | |
| 192 | while (1) { |
| 193 | /* sun5i sometimes gets stuck without this */ |
| 194 | writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode); |
| 195 | } |
Hans de Goede | f07872b | 2015-04-06 20:33:34 +0200 | [diff] [blame] | 196 | #endif |
| 197 | #ifdef CONFIG_SUNXI_GEN_SUN6I |
Chen-Yu Tsai | 1275c48 | 2014-10-04 20:37:28 +0800 | [diff] [blame] | 198 | static const struct sunxi_wdog *wdog = |
| 199 | ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog; |
| 200 | |
| 201 | /* Set the watchdog for its shortest interval (.5s) and wait */ |
| 202 | writel(WDT_CFG_RESET, &wdog->cfg); |
| 203 | writel(WDT_MODE_EN, &wdog->mode); |
| 204 | writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl); |
| 205 | #endif |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 206 | } |
| 207 | |
Ian Campbell | 6efe369 | 2014-05-05 11:52:26 +0100 | [diff] [blame] | 208 | #ifndef CONFIG_SYS_DCACHE_OFF |
| 209 | void enable_caches(void) |
| 210 | { |
| 211 | /* Enable D-cache. I-cache is already enabled in start.S */ |
| 212 | dcache_enable(); |
| 213 | } |
| 214 | #endif |
Ian Campbell | ba8311f | 2014-05-05 11:52:28 +0100 | [diff] [blame] | 215 | |
| 216 | #ifdef CONFIG_CMD_NET |
| 217 | /* |
| 218 | * Initializes on-chip ethernet controllers. |
| 219 | * to override, implement board_eth_init() |
| 220 | */ |
| 221 | int cpu_eth_init(bd_t *bis) |
| 222 | { |
Ian Campbell | d41e2f67 | 2014-07-06 20:03:20 +0100 | [diff] [blame] | 223 | __maybe_unused int rc; |
Ian Campbell | ba8311f | 2014-05-05 11:52:28 +0100 | [diff] [blame] | 224 | |
Hans de Goede | 9b21872 | 2014-07-26 17:09:13 +0200 | [diff] [blame] | 225 | #ifdef CONFIG_MACPWR |
| 226 | gpio_direction_output(CONFIG_MACPWR, 1); |
| 227 | mdelay(200); |
| 228 | #endif |
| 229 | |
Ian Campbell | ba8311f | 2014-05-05 11:52:28 +0100 | [diff] [blame] | 230 | #ifdef CONFIG_SUNXI_GMAC |
| 231 | rc = sunxi_gmac_initialize(bis); |
| 232 | if (rc < 0) { |
| 233 | printf("sunxi: failed to initialize gmac\n"); |
| 234 | return rc; |
| 235 | } |
| 236 | #endif |
| 237 | |
| 238 | return 0; |
| 239 | } |
| 240 | #endif |