blob: 06981c9861e8b7556009733a293204a480c272b7 [file] [log] [blame]
wdenk6bd14892003-04-10 11:18:18 +00001/*
Wolfgang Denk3edb6202014-10-24 15:31:26 +02002 * (C) Copyright 2000-2014
wdenk6bd14892003-04-10 11:18:18 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk6bd14892003-04-10 11:18:18 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC860 1
21#define CONFIG_MPC860T 1
22#define CONFIG_MPC862 1
23
24#define CONFIG_TQM862L 1 /* ...on a TQM8xxL module */
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0x40000000
27
wdenk6bd14892003-04-10 11:18:18 +000028#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denkf0d526a2009-07-28 22:13:52 +020029#define CONFIG_SYS_SMC_RXBUFLEN 128
30#define CONFIG_SYS_MAXIDLE 10
wdenk6bd14892003-04-10 11:18:18 +000031
wdenkfb229ae2003-08-07 22:18:11 +000032#define CONFIG_BOOTCOUNT_LIMIT
wdenk6bd14892003-04-10 11:18:18 +000033
wdenk6bd14892003-04-10 11:18:18 +000034
35#define CONFIG_BOARD_TYPES 1 /* support board types */
36
37#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010038 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk6bd14892003-04-10 11:18:18 +000039 "echo"
40
41#undef CONFIG_BOOTARGS
42
43#define CONFIG_EXTRA_ENV_SETTINGS \
wdenkfb229ae2003-08-07 22:18:11 +000044 "netdev=eth0\0" \
wdenk6bd14892003-04-10 11:18:18 +000045 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010046 "nfsroot=${serverip}:${rootpath}\0" \
wdenk6bd14892003-04-10 11:18:18 +000047 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010048 "addip=setenv bootargs ${bootargs} " \
49 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
50 ":${hostname}:${netdev}:off panic=1\0" \
wdenk6bd14892003-04-10 11:18:18 +000051 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010052 "bootm ${kernel_addr}\0" \
wdenk6bd14892003-04-10 11:18:18 +000053 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010054 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
55 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk6bd14892003-04-10 11:18:18 +000056 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020057 "hostname=TQM862L\0" \
58 "bootfile=TQM862L/uImage\0" \
Wolfgang Denk64ab5182007-09-16 02:39:35 +020059 "fdt_addr=40040000\0" \
60 "kernel_addr=40060000\0" \
61 "ramdisk_addr=40200000\0" \
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020062 "u-boot=TQM862L/u-image.bin\0" \
63 "load=tftp 200000 ${u-boot}\0" \
64 "update=prot off 40000000 +${filesize};" \
65 "era 40000000 +${filesize};" \
66 "cp.b 200000 40000000 ${filesize};" \
67 "sete filesize;save\0" \
wdenk6bd14892003-04-10 11:18:18 +000068 ""
69#define CONFIG_BOOTCOMMAND "run flash_self"
70
71#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk6bd14892003-04-10 11:18:18 +000073
74#undef CONFIG_WATCHDOG /* watchdog disabled */
75
wdenk6bd14892003-04-10 11:18:18 +000076#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
77
Jon Loeliger530ca672007-07-09 21:38:02 -050078/*
79 * BOOTP options
80 */
81#define CONFIG_BOOTP_SUBNETMASK
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84#define CONFIG_BOOTP_BOOTPATH
85#define CONFIG_BOOTP_BOOTFILESIZE
86
wdenk6bd14892003-04-10 11:18:18 +000087#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
88
Jon Loeligeredccb462007-07-04 22:30:50 -050089/*
90 * Command line configuration.
91 */
wdenk6bd14892003-04-10 11:18:18 +000092
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +020093#define CONFIG_NETCONSOLE
94
wdenk6bd14892003-04-10 11:18:18 +000095/*
96 * Miscellaneous configurable options
97 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk6bd14892003-04-10 11:18:18 +000099
Wolfgang Denk274bac52006-10-28 02:29:14 +0200100#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
wdenk6bd14892003-04-10 11:18:18 +0000101
Jon Loeligeredccb462007-07-04 22:30:50 -0500102#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk6bd14892003-04-10 11:18:18 +0000104#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk6bd14892003-04-10 11:18:18 +0000106#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk6bd14892003-04-10 11:18:18 +0000110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
112#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk6bd14892003-04-10 11:18:18 +0000113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk6bd14892003-04-10 11:18:18 +0000115
wdenk6bd14892003-04-10 11:18:18 +0000116/*
117 * Low Level Configuration Settings
118 * (address mappings, register initial values, etc.)
119 * You should know what you are doing if you make changes here.
120 */
121/*-----------------------------------------------------------------------
122 * Internal Memory Mapped Register
123 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_IMMR 0xFFF00000
wdenk6bd14892003-04-10 11:18:18 +0000125
126/*-----------------------------------------------------------------------
127 * Definitions for initial stack pointer and data area (in DPRAM)
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200130#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200131#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk6bd14892003-04-10 11:18:18 +0000133
134/*-----------------------------------------------------------------------
135 * Start addresses for the final memory configuration
136 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk6bd14892003-04-10 11:18:18 +0000138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_SDRAM_BASE 0x00000000
140#define CONFIG_SYS_FLASH_BASE 0x40000000
141#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
142#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
143#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk6bd14892003-04-10 11:18:18 +0000144
145/*
146 * For booting Linux, the board info and command line data
147 * have to be in the first 8 MB of memory, since this is
148 * the maximum mapped by the Linux kernel during initialization.
149 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk6bd14892003-04-10 11:18:18 +0000151
152/*-----------------------------------------------------------------------
153 * FLASH organization
154 */
wdenk6bd14892003-04-10 11:18:18 +0000155
Martin Krausec098b0e2007-09-27 11:10:08 +0200156/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200158#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
160#define CONFIG_SYS_FLASH_EMPTY_INFO
161#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
162#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
163#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
wdenk6bd14892003-04-10 11:18:18 +0000164
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200165#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200166#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
167#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenk6bd14892003-04-10 11:18:18 +0000168
169/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200170#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
171#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk6bd14892003-04-10 11:18:18 +0000172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk4ed40bb2007-09-16 17:10:04 +0200174
Wolfgang Denk8d82cc02008-09-16 18:02:19 +0200175#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
176
wdenk6bd14892003-04-10 11:18:18 +0000177/*-----------------------------------------------------------------------
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200178 * Dynamic MTD partition support
179 */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100180#define CONFIG_CMD_MTDPARTS
Stefan Roese5dc958f2009-05-12 14:32:58 +0200181#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
182#define CONFIG_FLASH_CFI_MTD
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200183#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
184
185#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
186 "128k(dtb)," \
187 "1664k(kernel)," \
188 "2m(rootfs)," \
Wolfgang Denk1ec16772008-08-12 16:08:38 +0200189 "4m(data)"
Wolfgang Denkdae5bfd2008-08-09 23:17:32 +0200190
191/*-----------------------------------------------------------------------
wdenk6bd14892003-04-10 11:18:18 +0000192 * Hardware Information Block
193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
195#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
196#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenk6bd14892003-04-10 11:18:18 +0000197
198/*-----------------------------------------------------------------------
199 * Cache Configuration
200 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeligeredccb462007-07-04 22:30:50 -0500202#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk6bd14892003-04-10 11:18:18 +0000204#endif
205
206/*-----------------------------------------------------------------------
207 * SYPCR - System Protection Control 11-9
208 * SYPCR can only be written once after reset!
209 *-----------------------------------------------------------------------
210 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
211 */
212#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk6bd14892003-04-10 11:18:18 +0000214 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
215#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk6bd14892003-04-10 11:18:18 +0000217#endif
218
219/*-----------------------------------------------------------------------
220 * SIUMCR - SIU Module Configuration 11-6
221 *-----------------------------------------------------------------------
222 * PCMCIA config., multi-function pin tri-state
223 */
224#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk6bd14892003-04-10 11:18:18 +0000226#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk6bd14892003-04-10 11:18:18 +0000228#endif /* CONFIG_CAN_DRIVER */
229
230/*-----------------------------------------------------------------------
231 * TBSCR - Time Base Status and Control 11-26
232 *-----------------------------------------------------------------------
233 * Clear Reference Interrupt Status, Timebase freezing enabled
234 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk6bd14892003-04-10 11:18:18 +0000236
237/*-----------------------------------------------------------------------
238 * RTCSC - Real-Time Clock Status and Control Register 11-27
239 *-----------------------------------------------------------------------
240 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk6bd14892003-04-10 11:18:18 +0000242
243/*-----------------------------------------------------------------------
244 * PISCR - Periodic Interrupt Status and Control 11-31
245 *-----------------------------------------------------------------------
246 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
247 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk6bd14892003-04-10 11:18:18 +0000249
250/*-----------------------------------------------------------------------
251 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
252 *-----------------------------------------------------------------------
253 * Reset PLL lock status sticky bit, timer expired status bit and timer
254 * interrupt status bit
wdenk6bd14892003-04-10 11:18:18 +0000255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenk6bd14892003-04-10 11:18:18 +0000257
258/*-----------------------------------------------------------------------
259 * SCCR - System Clock and reset Control Register 15-27
260 *-----------------------------------------------------------------------
261 * Set clock output, timebase and RTC source and divider,
262 * power management and some other internal clocks
263 */
264#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenk6bd14892003-04-10 11:18:18 +0000266 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
267 SCCR_DFALCD00)
wdenk6bd14892003-04-10 11:18:18 +0000268
269/*-----------------------------------------------------------------------
270 * PCMCIA stuff
271 *-----------------------------------------------------------------------
272 *
273 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
275#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
276#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
277#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
278#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
279#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
280#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
281#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk6bd14892003-04-10 11:18:18 +0000282
283/*-----------------------------------------------------------------------
284 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
285 *-----------------------------------------------------------------------
286 */
287
Pavel Herrmann2c13c4a2012-10-09 07:01:56 +0000288#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenk6bd14892003-04-10 11:18:18 +0000289#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
290
291#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
292#undef CONFIG_IDE_LED /* LED for ide not supported */
293#undef CONFIG_IDE_RESET /* reset for ide not supported */
294
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
296#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk6bd14892003-04-10 11:18:18 +0000297
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk6bd14892003-04-10 11:18:18 +0000299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk6bd14892003-04-10 11:18:18 +0000301
302/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk6bd14892003-04-10 11:18:18 +0000304
305/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk6bd14892003-04-10 11:18:18 +0000307
308/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk6bd14892003-04-10 11:18:18 +0000310
311/*-----------------------------------------------------------------------
312 *
313 *-----------------------------------------------------------------------
314 *
315 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200316#define CONFIG_SYS_DER 0
wdenk6bd14892003-04-10 11:18:18 +0000317
318/*
319 * Init Memory Controller:
320 *
321 * BR0/1 and OR0/1 (FLASH)
322 */
323
324#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
wdenk7a428cc2003-06-15 22:40:42 +0000325#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
wdenk6bd14892003-04-10 11:18:18 +0000326
327/* used to re-map FLASH both when starting from SRAM or FLASH:
328 * restrict access enough to keep SRAM working (if any)
329 * but not too much to meddle with FLASH accesses
330 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
332#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk6bd14892003-04-10 11:18:18 +0000333
334/*
335 * FLASH timing:
336 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200337#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenk6bd14892003-04-10 11:18:18 +0000338 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenk6bd14892003-04-10 11:18:18 +0000339
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200340#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
341#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
342#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk6bd14892003-04-10 11:18:18 +0000343
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
345#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
346#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenk6bd14892003-04-10 11:18:18 +0000347
348/*
349 * BR2/3 and OR2/3 (SDRAM)
350 *
351 */
352#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
353#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
354#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
355
356/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk6bd14892003-04-10 11:18:18 +0000358
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200359#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
360#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk6bd14892003-04-10 11:18:18 +0000361
362#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
364#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk6bd14892003-04-10 11:18:18 +0000365#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200366#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
367#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
368#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
369#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk6bd14892003-04-10 11:18:18 +0000370 BR_PS_8 | BR_MS_UPMB | BR_V )
371#endif /* CONFIG_CAN_DRIVER */
372
373/*
374 * Memory Periodic Timer Prescaler
375 *
376 * The Divider for PTA (refresh timer) configuration is based on an
377 * example SDRAM configuration (64 MBit, one bank). The adjustment to
378 * the number of chip selects (NCS) and the actually needed refresh
379 * rate is done by setting MPTPR.
380 *
381 * PTA is calculated from
382 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
383 *
384 * gclk CPU clock (not bus clock!)
385 * Trefresh Refresh cycle * 4 (four word bursts used)
386 *
387 * 4096 Rows from SDRAM example configuration
388 * 1000 factor s -> ms
389 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
390 * 4 Number of refresh cycles per period
391 * 64 Refresh cycle in ms per number of rows
392 * --------------------------------------------
393 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
394 *
wdenke6466f62003-06-05 19:27:42 +0000395 * 50 MHz => 50.000.000 / Divider = 98
396 * 66 Mhz => 66.000.000 / Divider = 129
397 * 80 Mhz => 80.000.000 / Divider = 156
398 * 100 Mhz => 100.000.000 / Divider = 195
wdenk6bd14892003-04-10 11:18:18 +0000399 */
wdenkc78bf132004-04-24 23:23:30 +0000400
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200401#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
402#define CONFIG_SYS_MAMR_PTA 98
wdenk6bd14892003-04-10 11:18:18 +0000403
404/*
405 * For 16 MBit, refresh rates could be 31.3 us
406 * (= 64 ms / 2K = 125 / quad bursts).
407 * For a simpler initialization, 15.6 us is used instead.
408 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200409 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
410 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenk6bd14892003-04-10 11:18:18 +0000411 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200412#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
413#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk6bd14892003-04-10 11:18:18 +0000414
415/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
417#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk6bd14892003-04-10 11:18:18 +0000418
419/*
420 * MAMR settings for SDRAM
421 */
422
423/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200424#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk6bd14892003-04-10 11:18:18 +0000425 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
426 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
427/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk6bd14892003-04-10 11:18:18 +0000429 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
430 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
431
wdenk6bd14892003-04-10 11:18:18 +0000432#define CONFIG_SCC1_ENET
433#define CONFIG_FEC_ENET
Heiko Schocherc5e84052010-07-20 17:45:02 +0200434#define CONFIG_ETHPRIME "SCC"
wdenk6bd14892003-04-10 11:18:18 +0000435
Heiko Schocherc95fa8b2010-02-09 15:50:27 +0100436#define CONFIG_HWCONFIG 1
437
wdenk6bd14892003-04-10 11:18:18 +0000438#endif /* __CONFIG_H */