blob: aa1d2230c98f85d86997410a67d03bc00211c226 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbell6efe3692014-05-05 11:52:26 +01002/*
3 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
4 *
5 * (C) Copyright 2007-2011
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * Some init for sunxi platform.
Ian Campbell6efe3692014-05-05 11:52:26 +010010 */
11
12#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070013#include <cpu_func.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020014#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020015#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010016#include <serial.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010017#include <spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010018#include <asm/gpio.h>
19#include <asm/io.h>
20#include <asm/arch/clock.h>
21#include <asm/arch/gpio.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020022#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010023#include <asm/arch/sys_proto.h>
24#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080025#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020026#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010027
Ian Campbelld41e2f672014-07-06 20:03:20 +010028#include <linux/compiler.h>
29
Simon Glass5debe1f2015-02-07 10:47:30 -070030struct fel_stash {
31 uint32_t sp;
32 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020033 uint32_t cpsr;
34 uint32_t sctlr;
35 uint32_t vbar;
36 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070037};
38
39struct fel_stash fel_stash __attribute__((section(".data")));
40
Andre Przywara3a63c232017-02-16 01:20:24 +000041#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020042#include <asm/armv8/mmu.h>
43
44static struct mm_region sunxi_mem_map[] = {
45 {
46 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070047 .virt = 0x0UL,
48 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020049 .size = 0x40000000UL,
50 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
51 PTE_BLOCK_NON_SHARE
52 }, {
53 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070054 .virt = 0x40000000UL,
55 .phys = 0x40000000UL,
Icenowy Zheng9bc6bec2018-10-25 17:23:05 +080056 .size = 0xC0000000UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020057 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
58 PTE_BLOCK_INNER_SHARE
59 }, {
60 /* List terminator */
61 0,
62 }
63};
64struct mm_region *mem_map = sunxi_mem_map;
65#endif
66
Simon Glass87356822014-12-23 12:04:52 -070067static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010068{
Icenowy Zheng112c8862019-04-24 13:44:12 +080069 __maybe_unused uint val;
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080070#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080071#if defined(CONFIG_MACH_SUN4I) || \
72 defined(CONFIG_MACH_SUN7I) || \
73 defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080074 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
75 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
76 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
77#endif
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080078#if defined(CONFIG_MACH_SUN8I) && !defined(CONFIG_MACH_SUN8I_R40)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080079 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
80 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010081#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080082 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
83 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010084#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080085 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Chen-Yu Tsaicc2605e2016-11-30 14:57:32 +080086#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || \
87 defined(CONFIG_MACH_SUN7I) || \
88 defined(CONFIG_MACH_SUN8I_R40))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010089 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
90 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080091 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010092#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010093 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
94 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080095 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010096#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010097 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
98 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +080099 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +0800100#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
101 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
102 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
103 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000104#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100105 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
106 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
107 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200108#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
109 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
111 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Icenowy Zhenga78bb072018-07-21 16:20:28 +0800112#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I_H6)
113 sunxi_gpio_set_cfgpin(SUNXI_GPH(0), SUN50I_H6_GPH_UART0);
114 sunxi_gpio_set_cfgpin(SUNXI_GPH(1), SUN50I_H6_GPH_UART0);
115 sunxi_gpio_set_pull(SUNXI_GPH(1), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800116#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
117 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
118 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
119 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Icenowy Zheng52e61882017-04-08 15:30:12 +0800120#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_V3S)
121 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN8I_V3S_GPB_UART0);
122 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_V3S_GPB_UART0);
123 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100124#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
125 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
126 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
127 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100128#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100129 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
130 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800131 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700132#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
133 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
134 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
135 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100136#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100137 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
138 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800139 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200140#else
141#error Unsupported console port number. Please fix pin mux settings in board.c
142#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100143
Icenowy Zheng112c8862019-04-24 13:44:12 +0800144#ifdef CONFIG_MACH_SUN50I_H6
145 /* Update PIO power bias configuration by copy hardware detected value */
146 val = readl(SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
147 writel(val, SUNXI_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
148 val = readl(SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_VAL);
149 writel(val, SUNXI_R_PIO_BASE + SUN50I_H6_GPIO_POW_MOD_SEL);
150#endif
151
Ian Campbell6efe3692014-05-05 11:52:26 +0100152 return 0;
153}
Simon Glass87356822014-12-23 12:04:52 -0700154
Andre Przywaraa563adc2017-01-02 11:48:45 +0000155#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glassee306792016-09-24 18:20:13 -0600156static int spl_board_load_image(struct spl_image_info *spl_image,
157 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700158{
159 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
160 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200161
162 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700163}
Simon Glass4fc1f252016-11-30 15:30:50 -0700164SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glassa4996482016-09-24 18:20:12 -0600165#endif
Simon Glass5debe1f2015-02-07 10:47:30 -0700166
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100167void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700168{
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100169 /*
170 * Undocumented magic taken from boot0, without this DRAM
171 * access gets messed up (seems cache related).
172 * The boot0 sources describe this as: "config ema for cache sram"
173 */
174#if defined CONFIG_MACH_SUN6I
Simon Glass87356822014-12-23 12:04:52 -0700175 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100176#elif defined CONFIG_MACH_SUN8I
177 __maybe_unused uint version;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100178
179 /* Unlock sram version info reg, read it, relock */
180 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goedec62f8da2016-03-24 22:37:08 +0100181 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100182 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
183
Hans de Goedec62f8da2016-03-24 22:37:08 +0100184 /*
185 * Ideally this would be a switch case, but we do not know exactly
186 * which versions there are and which version needs which settings,
187 * so reproduce the per SoC code from the BSP.
188 */
189#if defined CONFIG_MACH_SUN8I_A23
190 if (version == 0x1650)
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100191 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
192 else /* 0x1661 ? */
193 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100194#elif defined CONFIG_MACH_SUN8I_A33
195 if (version != 0x1667)
196 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
197#endif
198 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
199 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glass87356822014-12-23 12:04:52 -0700200#endif
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100201
Andre Przywara4330eb92017-02-16 01:20:21 +0000202#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glass87356822014-12-23 12:04:52 -0700203 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
204 asm volatile(
205 "mrc p15, 0, r0, c1, c0, 1\n"
206 "orr r0, r0, #1 << 6\n"
Andre Przywaracd975a42017-02-16 01:20:18 +0000207 "mcr p15, 0, r0, c1, c0, 1\n"
208 ::: "r0");
Simon Glass87356822014-12-23 12:04:52 -0700209#endif
Chen-Yu Tsai0932b632016-01-06 15:13:06 +0800210#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
211 /* Enable non-secure access to some peripherals */
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +0800212 tzpc_init();
213#endif
Simon Glass87356822014-12-23 12:04:52 -0700214
215 clock_init();
216 timer_init();
217 gpio_init();
Jernej Skrabec9220d502017-04-27 00:03:36 +0200218#ifndef CONFIG_DM_I2C
Simon Glass87356822014-12-23 12:04:52 -0700219 i2c_init_board();
Jernej Skrabec9220d502017-04-27 00:03:36 +0200220#endif
Hans de Goede42cbbe32016-03-17 13:53:03 +0100221 eth_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100222}
Simon Glass87356822014-12-23 12:04:52 -0700223
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100224/* The sunxi internal brom will try to loader external bootloader
225 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100226 */
Maxime Ripard1941be82017-08-23 10:06:30 +0200227uint32_t sunxi_get_boot_device(void)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100228{
Hans de Goede6527fa22016-07-09 15:31:47 +0200229 int boot_source;
230
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200231 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200232 * When booting from the SD card or NAND memory, the "eGON.BT0"
233 * signature is expected to be found in memory at the address 0x0004
234 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200235 *
236 * When booting in the FEL mode over USB, this signature is patched in
237 * memory and replaced with something else by the 'fel' tool. This other
238 * signature is selected in such a way, that it can't be present in a
239 * valid bootable SD card image (because the BROM would refuse to
240 * execute the SPL in this case).
241 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200242 * This checks for the signature and if it is not found returns to
243 * the FEL code in the BROM to wait and receive the main u-boot
244 * binary over USB. If it is found, it determines where SPL was
245 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200246 */
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200247 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
Simon Glass5debe1f2015-02-07 10:47:30 -0700248 return BOOT_DEVICE_BOARD;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200249
Hans de Goede6527fa22016-07-09 15:31:47 +0200250 boot_source = readb(SPL_ADDR + 0x28);
251 switch (boot_source) {
252 case SUNXI_BOOTED_FROM_MMC0:
Andre Przywara946e9db2018-12-16 02:04:58 +0000253 case SUNXI_BOOTED_FROM_MMC0_HIGH:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200254 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200255 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200256 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200257 case SUNXI_BOOTED_FROM_MMC2:
Andre Przywara946e9db2018-12-16 02:04:58 +0000258 case SUNXI_BOOTED_FROM_MMC2_HIGH:
Hans de Goede6527fa22016-07-09 15:31:47 +0200259 return BOOT_DEVICE_MMC2;
260 case SUNXI_BOOTED_FROM_SPI:
261 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200262 }
263
Hans de Goede6527fa22016-07-09 15:31:47 +0200264 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200265 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100266}
267
Maxime Ripard1941be82017-08-23 10:06:30 +0200268#ifdef CONFIG_SPL_BUILD
269u32 spl_boot_device(void)
270{
271 return sunxi_get_boot_device();
272}
273
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100274void board_init_f(ulong dummy)
275{
Hans de Goede76fa0b22015-09-13 12:31:24 +0200276 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700277 preloader_console_init();
278
279#ifdef CONFIG_SPL_I2C_SUPPORT
280 /* Needed early by sunxi_board_init if PMU is enabled */
281 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
282#endif
283 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700284}
285#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100286
287void reset_cpu(ulong addr)
288{
Chen-Yu Tsai84f3bb42016-11-30 16:27:14 +0800289#if defined(CONFIG_SUNXI_GEN_SUN4I) || defined(CONFIG_MACH_SUN8I_R40)
Hans de Goede1374e892014-06-09 11:36:56 +0200290 static const struct sunxi_wdog *wdog =
291 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
292
293 /* Set the watchdog for its shortest interval (.5s) and wait */
294 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
295 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200296
297 while (1) {
298 /* sun5i sometimes gets stuck without this */
299 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
300 }
Icenowy Zheng5a76cdd2018-07-21 16:20:27 +0800301#elif defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_MACH_SUN50I_H6)
Clément Péron33445442019-04-17 19:41:05 +0200302#if defined(CONFIG_MACH_SUN50I_H6)
303 /* WDOG is broken for some H6 rev. use the R_WDOG instead */
304 static const struct sunxi_wdog *wdog =
305 (struct sunxi_wdog *)SUNXI_R_WDOG_BASE;
306#else
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800307 static const struct sunxi_wdog *wdog =
Clément Péron33445442019-04-17 19:41:05 +0200308 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
309#endif
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800310 /* Set the watchdog for its shortest interval (.5s) and wait */
311 writel(WDT_CFG_RESET, &wdog->cfg);
312 writel(WDT_MODE_EN, &wdog->mode);
313 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200314 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800315#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100316}
317
Trevor Woerner43ec7e02019-05-03 09:41:00 -0400318#if !CONFIG_IS_ENABLED(SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbell6efe3692014-05-05 11:52:26 +0100319void enable_caches(void)
320{
321 /* Enable D-cache. I-cache is already enabled in start.S */
322 dcache_enable();
323}
324#endif