blob: 694c26d35fecc0d267b9d0ec7d6e69d970d08601 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu83aa8fe2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu83aa8fe2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000010#include <common.h>
Simon Glass97589732020-05-10 11:40:02 -060011#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060012#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060013#include <net.h>
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +020014#include <netdev.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090015#include <linux/errno.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000016#include <asm/io.h>
17#include <asm/arch/imx-regs.h>
18#include <asm/arch/clock.h>
19#include <asm/arch/sys_proto.h>
Fabio Estevam6479f512012-04-29 08:11:13 +000020#include <asm/arch/crm_regs.h>
Peng Fand64a3c52018-01-10 13:20:34 +080021#include <asm/mach-imx/boot_mode.h>
Tim Harvey27f90592015-05-18 06:56:46 -070022#include <imx_thermal.h>
Eric Nelson54b3f3b2012-09-23 07:30:55 +000023#include <ipu_pixfmt.h>
Ye.Lif19692c2014-11-20 21:14:14 +080024#include <thermal.h>
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +020025#include <sata.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000026
Yangbo Lu73340382019-06-21 11:42:28 +080027#ifdef CONFIG_FSL_ESDHC_IMX
28#include <fsl_esdhc_imx.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000029#endif
30
Eric Nelson25e02302015-02-15 14:37:21 -070031static u32 reset_cause = -1;
32
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010033u32 get_imx_reset_cause(void)
Jason Liu83aa8fe2011-11-25 00:18:01 +000034{
Jason Liu83aa8fe2011-11-25 00:18:01 +000035 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
36
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010037 if (reset_cause == -1) {
38 reset_cause = readl(&src_regs->srsr);
39/* preserve the value for U-Boot proper */
40#if !defined(CONFIG_SPL_BUILD)
41 writel(reset_cause, &src_regs->srsr);
42#endif
43 }
44
45 return reset_cause;
46}
Jason Liu83aa8fe2011-11-25 00:18:01 +000047
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010048#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
49static char *get_reset_cause(void)
50{
51 switch (get_imx_reset_cause()) {
Jason Liu83aa8fe2011-11-25 00:18:01 +000052 case 0x00001:
Fabio Estevam9af122b2012-03-13 07:26:48 +000053 case 0x00011:
Jason Liu83aa8fe2011-11-25 00:18:01 +000054 return "POR";
55 case 0x00004:
56 return "CSU";
57 case 0x00008:
58 return "IPP USER";
59 case 0x00010:
Adrian Alonso9f883e02015-09-02 13:54:23 -050060#ifdef CONFIG_MX7
61 return "WDOG1";
62#else
Jason Liu83aa8fe2011-11-25 00:18:01 +000063 return "WDOG";
Adrian Alonso9f883e02015-09-02 13:54:23 -050064#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000065 case 0x00020:
66 return "JTAG HIGH-Z";
67 case 0x00040:
68 return "JTAG SW";
Adrian Alonso9f883e02015-09-02 13:54:23 -050069 case 0x00080:
70 return "WDOG3";
71#ifdef CONFIG_MX7
72 case 0x00100:
73 return "WDOG4";
74 case 0x00200:
75 return "TEMPSENSE";
Peng Fan39945c12018-11-20 10:19:25 +000076#elif defined(CONFIG_IMX8M)
Peng Fana78e0ac2018-01-10 13:20:25 +080077 case 0x00100:
78 return "WDOG2";
79 case 0x00200:
80 return "TEMPSENSE";
Adrian Alonso9f883e02015-09-02 13:54:23 -050081#else
82 case 0x00100:
83 return "TEMPSENSE";
Jason Liu83aa8fe2011-11-25 00:18:01 +000084 case 0x10000:
85 return "WARM BOOT";
Adrian Alonso9f883e02015-09-02 13:54:23 -050086#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000087 default:
88 return "unknown reset";
89 }
90}
Prabhakar Kushwahaf2c19de2015-05-18 17:13:52 +053091#endif
Eric Nelson25e02302015-02-15 14:37:21 -070092
Anatolij Gustschin03dd9862017-08-28 21:46:26 +020093#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevam46e97332012-03-20 04:21:45 +000094
Troy Kisky58394932012-10-23 10:57:46 +000095const char *get_imx_type(u32 imxtype)
Fabio Estevam46e97332012-03-20 04:21:45 +000096{
97 switch (imxtype) {
Peng Fan69cec072019-12-27 10:14:02 +080098 case MXC_CPU_IMX8MP:
Ye Lid2d754f2020-04-20 20:12:54 -070099 return "8MP[8]"; /* Quad-core version of the imx8mp */
100 case MXC_CPU_IMX8MPD:
101 return "8MP Dual[3]"; /* Dual-core version of the imx8mp */
102 case MXC_CPU_IMX8MPL:
103 return "8MP Lite[4]"; /* Quad-core Lite version of the imx8mp */
104 case MXC_CPU_IMX8MP7:
105 return "8MP[7]"; /* Quad-core version of the imx8mp, VPU fused */
106 case MXC_CPU_IMX8MP6:
107 return "8MP[6]"; /* Quad-core version of the imx8mp, NPU fused */
108 case MXC_CPU_IMX8MP5:
109 return "8MP[5]"; /* Quad-core version of the imx8mp, ISP fused */
Peng Fan5d2f2062019-06-27 17:23:49 +0800110 case MXC_CPU_IMX8MN:
Peng Fan1a07d912020-02-05 17:39:27 +0800111 return "8MNano Quad"; /* Quad-core version */
112 case MXC_CPU_IMX8MND:
113 return "8MNano Dual"; /* Dual-core version */
114 case MXC_CPU_IMX8MNS:
115 return "8MNano Solo"; /* Single-core version */
116 case MXC_CPU_IMX8MNL:
117 return "8MNano QuadLite"; /* Quad-core Lite version */
118 case MXC_CPU_IMX8MNDL:
119 return "8MNano DualLite"; /* Dual-core Lite version */
120 case MXC_CPU_IMX8MNSL:
121 return "8MNano SoloLite"; /* Single-core Lite version */
Peng Fan2d22a992019-08-27 06:25:04 +0000122 case MXC_CPU_IMX8MM:
123 return "8MMQ"; /* Quad-core version of the imx8mm */
124 case MXC_CPU_IMX8MML:
125 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
126 case MXC_CPU_IMX8MMD:
127 return "8MMD"; /* Dual-core version of the imx8mm */
128 case MXC_CPU_IMX8MMDL:
129 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
130 case MXC_CPU_IMX8MMS:
131 return "8MMS"; /* Single-core version of the imx8mm */
132 case MXC_CPU_IMX8MMSL:
133 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fan39945c12018-11-20 10:19:25 +0000134 case MXC_CPU_IMX8MQ:
Peng Fan67815082020-02-05 17:34:54 +0800135 return "8MQ"; /* Quad-core version of the imx8mq */
136 case MXC_CPU_IMX8MQL:
137 return "8MQLite"; /* Quad-core Lite version of the imx8mq */
138 case MXC_CPU_IMX8MD:
139 return "8MD"; /* Dual-core version of the imx8mq */
Fabio Estevamf6ced1b2016-02-28 12:33:17 -0300140 case MXC_CPU_MX7S:
Stefan Agnerf19a8e42016-05-06 11:21:50 -0700141 return "7S"; /* Single-core version of the mx7 */
Adrian Alonso9f883e02015-09-02 13:54:23 -0500142 case MXC_CPU_MX7D:
143 return "7D"; /* Dual-core version of the mx7 */
Peng Fan5f247922015-07-11 11:38:42 +0800144 case MXC_CPU_MX6QP:
145 return "6QP"; /* Quad-Plus version of the mx6 */
146 case MXC_CPU_MX6DP:
147 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000148 case MXC_CPU_MX6Q:
Fabio Estevam46e97332012-03-20 04:21:45 +0000149 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -0200150 case MXC_CPU_MX6D:
151 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000152 case MXC_CPU_MX6DL:
153 return "6DL"; /* Dual Lite version of the mx6 */
154 case MXC_CPU_MX6SOLO:
155 return "6SOLO"; /* Solo version of the mx6 */
156 case MXC_CPU_MX6SL:
Fabio Estevam46e97332012-03-20 04:21:45 +0000157 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan4cfd7972016-12-11 19:24:20 +0800158 case MXC_CPU_MX6SLL:
159 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam712ab882014-06-24 17:40:58 -0300160 case MXC_CPU_MX6SX:
161 return "6SX"; /* SoloX version of the mx6 */
Peng Faneaa53a12015-07-20 19:28:21 +0800162 case MXC_CPU_MX6UL:
163 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan3b33e3f2016-08-11 14:02:38 +0800164 case MXC_CPU_MX6ULL:
165 return "6ULL"; /* ULL version of the mx6 */
Peng Fanc53d0c92019-08-08 09:55:52 +0000166 case MXC_CPU_MX6ULZ:
167 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000168 case MXC_CPU_MX51:
Fabio Estevam46e97332012-03-20 04:21:45 +0000169 return "51";
Troy Kisky58394932012-10-23 10:57:46 +0000170 case MXC_CPU_MX53:
Fabio Estevam46e97332012-03-20 04:21:45 +0000171 return "53";
172 default:
Otavio Salvador8567d7d2012-06-30 05:07:32 +0000173 return "??";
Fabio Estevam46e97332012-03-20 04:21:45 +0000174 }
175}
176
Jason Liu83aa8fe2011-11-25 00:18:01 +0000177int print_cpuinfo(void)
178{
Stefano Babic40adacc2015-05-26 19:53:41 +0200179 u32 cpurev;
180 __maybe_unused u32 max_freq;
Jason Liu83aa8fe2011-11-25 00:18:01 +0000181
Adrian Alonsoce08c362015-09-02 13:54:13 -0500182 cpurev = get_cpu_rev();
183
Peng Fan0df2e032020-05-03 22:19:57 +0800184#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Ye.Lif19692c2014-11-20 21:14:14 +0800185 struct udevice *thermal_dev;
Tim Harvey27f90592015-05-18 06:56:46 -0700186 int cpu_tmp, minc, maxc, ret;
Ye.Lif19692c2014-11-20 21:14:14 +0800187
Tim Harveyd792ede2015-05-18 07:02:25 -0700188 printf("CPU: Freescale i.MX%s rev%d.%d",
Peng Fan41b517212019-12-30 17:57:10 +0800189 get_imx_type((cpurev & 0x1FF000) >> 12),
Tim Harveyd792ede2015-05-18 07:02:25 -0700190 (cpurev & 0x000F0) >> 4,
191 (cpurev & 0x0000F) >> 0);
192 max_freq = get_cpu_speed_grade_hz();
193 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
194 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
195 } else {
196 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
197 mxc_get_clock(MXC_ARM_CLK) / 1000000);
198 }
199#else
Fabio Estevam46e97332012-03-20 04:21:45 +0000200 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
Peng Fan41b517212019-12-30 17:57:10 +0800201 get_imx_type((cpurev & 0x1FF000) >> 12),
Jason Liu83aa8fe2011-11-25 00:18:01 +0000202 (cpurev & 0x000F0) >> 4,
203 (cpurev & 0x0000F) >> 0,
204 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyd792ede2015-05-18 07:02:25 -0700205#endif
Ye.Lif19692c2014-11-20 21:14:14 +0800206
Peng Fan0df2e032020-05-03 22:19:57 +0800207#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Tim Harvey27f90592015-05-18 06:56:46 -0700208 puts("CPU: ");
209 switch (get_cpu_temp_grade(&minc, &maxc)) {
210 case TEMP_AUTOMOTIVE:
211 puts("Automotive temperature grade ");
212 break;
213 case TEMP_INDUSTRIAL:
214 puts("Industrial temperature grade ");
215 break;
216 case TEMP_EXTCOMMERCIAL:
217 puts("Extended Commercial temperature grade ");
218 break;
219 default:
220 puts("Commercial temperature grade ");
221 break;
222 }
223 printf("(%dC to %dC)", minc, maxc);
Ye.Lif19692c2014-11-20 21:14:14 +0800224 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
225 if (!ret) {
226 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
227
228 if (!ret)
Tim Harvey27f90592015-05-18 06:56:46 -0700229 printf(" at %dC\n", cpu_tmp);
Ye.Lif19692c2014-11-20 21:14:14 +0800230 else
Fabio Estevamf62604d2015-09-08 14:43:10 -0300231 debug(" - invalid sensor data\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800232 } else {
Fabio Estevamf62604d2015-09-08 14:43:10 -0300233 debug(" - invalid sensor device\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800234 }
235#endif
236
Jason Liu83aa8fe2011-11-25 00:18:01 +0000237 printf("Reset cause: %s\n", get_reset_cause());
238 return 0;
239}
240#endif
241
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900242int cpu_eth_init(struct bd_info *bis)
Jason Liu83aa8fe2011-11-25 00:18:01 +0000243{
244 int rc = -ENODEV;
245
246#if defined(CONFIG_FEC_MXC)
247 rc = fecmxc_initialize(bis);
248#endif
249
250 return rc;
251}
252
Yangbo Lu73340382019-06-21 11:42:28 +0800253#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu83aa8fe2011-11-25 00:18:01 +0000254/*
255 * Initializes on-chip MMC controllers.
256 * to override, implement board_mmc_init()
257 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900258int cpu_mmc_init(struct bd_info *bis)
Jason Liu83aa8fe2011-11-25 00:18:01 +0000259{
Jason Liu83aa8fe2011-11-25 00:18:01 +0000260 return fsl_esdhc_mmc_init(bis);
Jason Liu83aa8fe2011-11-25 00:18:01 +0000261}
Benoît Thébaudeau58d22322012-08-17 10:42:55 +0000262#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +0000263
Peng Fan39945c12018-11-20 10:19:25 +0000264#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6479f512012-04-29 08:11:13 +0000265u32 get_ahb_clk(void)
266{
267 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
268 u32 reg, ahb_podf;
269
270 reg = __raw_readl(&imx_ccm->cbcdr);
271 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
272 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
273
274 return get_periph_clk() / (ahb_podf + 1);
275}
Adrian Alonso9f883e02015-09-02 13:54:23 -0500276#endif
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000277
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000278void arch_preboot_os(void)
279{
Marek Vasut81647a32019-06-09 03:50:51 +0200280#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harveyc22f2ea2017-05-12 12:58:41 -0700281 imx_pcie_remove();
282#endif
Simon Glassab3055a2017-06-14 21:28:25 -0600283#if defined(CONFIG_SATA)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200284 if (!is_mx6sdl()) {
285 sata_remove(0);
Soeren Mocha517d022014-11-27 10:11:41 +0100286#if defined(CONFIG_MX6)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200287 disable_sata_clock();
Soeren Mocha517d022014-11-27 10:11:41 +0100288#endif
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200289 }
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200290#endif
291#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000292 /* disable video before launching O/S */
293 ipuv3_fb_shutdown();
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000294#endif
Igor Opaniukf5abe402019-06-04 00:05:59 +0300295#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fanf2c39922015-10-29 15:54:51 +0800296 lcdif_power_down();
297#endif
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200298}
Fabio Estevam16e65f62014-11-14 11:27:21 -0200299
Peng Fan39945c12018-11-20 10:19:25 +0000300#ifndef CONFIG_IMX8M
Fabio Estevam16e65f62014-11-14 11:27:21 -0200301void set_chipselect_size(int const cs_size)
302{
303 unsigned int reg;
304 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
305 reg = readl(&iomuxc_regs->gpr[1]);
306
307 switch (cs_size) {
308 case CS0_128:
309 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
310 reg |= 0x5;
311 break;
312 case CS0_64M_CS1_64M:
313 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
314 reg |= 0x1B;
315 break;
316 case CS0_64M_CS1_32M_CS2_32M:
317 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
318 reg |= 0x4B;
319 break;
320 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
321 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
322 reg |= 0x249;
323 break;
324 default:
325 printf("Unknown chip select size: %d\n", cs_size);
326 break;
327 }
328
329 writel(reg, &iomuxc_regs->gpr[1]);
330}
Peng Fana78e0ac2018-01-10 13:20:25 +0800331#endif
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200332
Peng Fan39945c12018-11-20 10:19:25 +0000333#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan7753bc72018-01-10 13:20:29 +0800334/*
335 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
336 * defines a 2-bit SPEED_GRADING
337 */
338#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fana12bf3c2018-01-10 13:20:30 +0800339enum cpu_speed {
340 OCOTP_TESTER3_SPEED_GRADE0,
341 OCOTP_TESTER3_SPEED_GRADE1,
342 OCOTP_TESTER3_SPEED_GRADE2,
343 OCOTP_TESTER3_SPEED_GRADE3,
Peng Fan6a5f9c92018-12-12 02:47:58 -0800344 OCOTP_TESTER3_SPEED_GRADE4,
Peng Fana12bf3c2018-01-10 13:20:30 +0800345};
Peng Fan7753bc72018-01-10 13:20:29 +0800346
347u32 get_cpu_speed_grade_hz(void)
348{
349 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
350 struct fuse_bank *bank = &ocotp->bank[1];
351 struct fuse_bank1_regs *fuse =
352 (struct fuse_bank1_regs *)bank->fuse_regs;
353 uint32_t val;
354
355 val = readl(&fuse->tester3);
356 val >>= OCOTP_TESTER3_SPEED_SHIFT;
Peng Fan6a5f9c92018-12-12 02:47:58 -0800357
Peng Fan0599e5e2020-01-17 16:11:29 +0800358 if (is_imx8mn() || is_imx8mp()) {
Peng Fan6a5f9c92018-12-12 02:47:58 -0800359 val &= 0xf;
360 return 2300000000 - val * 100000000;
361 }
362
363 if (is_imx8mm())
364 val &= 0x7;
365 else
366 val &= 0x3;
Peng Fan7753bc72018-01-10 13:20:29 +0800367
368 switch(val) {
Peng Fana12bf3c2018-01-10 13:20:30 +0800369 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan7753bc72018-01-10 13:20:29 +0800370 return 800000000;
Peng Fana12bf3c2018-01-10 13:20:30 +0800371 case OCOTP_TESTER3_SPEED_GRADE1:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700372 return (is_mx7() ? 500000000 : (is_imx8mq() ? 1000000000 : 1200000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800373 case OCOTP_TESTER3_SPEED_GRADE2:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700374 return (is_mx7() ? 1000000000 : (is_imx8mq() ? 1300000000 : 1600000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800375 case OCOTP_TESTER3_SPEED_GRADE3:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700376 return (is_mx7() ? 1200000000 : (is_imx8mq() ? 1500000000 : 1800000000));
Peng Fan6a5f9c92018-12-12 02:47:58 -0800377 case OCOTP_TESTER3_SPEED_GRADE4:
378 return 2000000000;
Peng Fan7753bc72018-01-10 13:20:29 +0800379 }
Peng Fana12bf3c2018-01-10 13:20:30 +0800380
Peng Fan7753bc72018-01-10 13:20:29 +0800381 return 0;
382}
383
384/*
385 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
386 * defines a 2-bit SPEED_GRADING
387 */
388#define OCOTP_TESTER3_TEMP_SHIFT 6
389
390u32 get_cpu_temp_grade(int *minc, int *maxc)
391{
392 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
393 struct fuse_bank *bank = &ocotp->bank[1];
394 struct fuse_bank1_regs *fuse =
395 (struct fuse_bank1_regs *)bank->fuse_regs;
396 uint32_t val;
397
398 val = readl(&fuse->tester3);
399 val >>= OCOTP_TESTER3_TEMP_SHIFT;
400 val &= 0x3;
401
402 if (minc && maxc) {
403 if (val == TEMP_AUTOMOTIVE) {
404 *minc = -40;
405 *maxc = 125;
406 } else if (val == TEMP_INDUSTRIAL) {
407 *minc = -40;
408 *maxc = 105;
409 } else if (val == TEMP_EXTCOMMERCIAL) {
410 *minc = -20;
411 *maxc = 105;
412 } else {
413 *minc = 0;
414 *maxc = 95;
415 }
416 }
417 return val;
418}
419#endif
420
Peng Fan88c41fd2019-09-16 03:09:34 +0000421#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fand64a3c52018-01-10 13:20:34 +0800422enum boot_device get_boot_device(void)
423{
424 struct bootrom_sw_info **p =
425 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
426
427 enum boot_device boot_dev = SD1_BOOT;
428 u8 boot_type = (*p)->boot_dev_type;
429 u8 boot_instance = (*p)->boot_dev_instance;
430
431 switch (boot_type) {
432 case BOOT_TYPE_SD:
433 boot_dev = boot_instance + SD1_BOOT;
434 break;
435 case BOOT_TYPE_MMC:
436 boot_dev = boot_instance + MMC1_BOOT;
437 break;
438 case BOOT_TYPE_NAND:
439 boot_dev = NAND_BOOT;
440 break;
441 case BOOT_TYPE_QSPI:
442 boot_dev = QSPI_BOOT;
443 break;
444 case BOOT_TYPE_WEIM:
445 boot_dev = WEIM_NOR_BOOT;
446 break;
447 case BOOT_TYPE_SPINOR:
448 boot_dev = SPI_NOR_BOOT;
449 break;
Peng Fan39945c12018-11-20 10:19:25 +0000450#ifdef CONFIG_IMX8M
Peng Fan24d3fbc2018-01-10 13:20:35 +0800451 case BOOT_TYPE_USB:
452 boot_dev = USB_BOOT;
453 break;
454#endif
Peng Fand64a3c52018-01-10 13:20:34 +0800455 default:
456 break;
457 }
458
459 return boot_dev;
460}
461#endif
462
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200463#ifdef CONFIG_NXP_BOARD_REVISION
464int nxp_board_rev(void)
465{
466 /*
467 * Get Board ID information from OCOTP_GP1[15:8]
468 * RevA: 0x1
469 * RevB: 0x2
470 * RevC: 0x3
471 */
472 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
473 struct fuse_bank *bank = &ocotp->bank[4];
474 struct fuse_bank4_regs *fuse =
475 (struct fuse_bank4_regs *)bank->fuse_regs;
476
477 return (readl(&fuse->gp1) >> 8 & 0x0F);
478}
479
480char nxp_board_rev_string(void)
481{
482 const char *rev = "A";
483
484 return (*rev + nxp_board_rev() - 1);
485}
486#endif