blob: 0c4dddc617328f7ba5a4999bd3828c2c1025129a [file] [log] [blame]
Heiko Schocher60301192010-02-22 16:43:02 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2009
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * (C) Copyright 2010
10 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
28 * MA 02110-1301 USA
29 */
30
31#include <common.h>
32#include <i2c.h>
33#include <nand.h>
34#include <netdev.h>
35#include <miiphy.h>
Valentin Longchamp96957ef2012-06-13 03:01:03 +000036#include <spi.h>
Heiko Schocher60301192010-02-22 16:43:02 +053037#include <asm/io.h>
Lei Wen298ae912011-10-18 20:11:42 +053038#include <asm/arch/cpu.h>
Heiko Schocher60301192010-02-22 16:43:02 +053039#include <asm/arch/kirkwood.h>
40#include <asm/arch/mpp.h>
41
42#include "../common/common.h"
43
44DECLARE_GLOBAL_DATA_PTR;
45
Holger Brunck4de3cdd2011-05-31 02:12:52 +000046/*
47 * BOCO FPGA definitions
48 */
49#define BOCO 0x10
50#define REG_CTRL_H 0x02
51#define MASK_WRL_UNITRUN 0x01
52#define MASK_RBX_PGY_PRESENT 0x40
53#define REG_IRQ_CIRQ2 0x2d
54#define MASK_RBI_DEFECT_16 0x01
55
Heiko Schocher60301192010-02-22 16:43:02 +053056/* Multi-Purpose Pins Functionality configuration */
57u32 kwmpp_config[] = {
58 MPP0_NF_IO2,
59 MPP1_NF_IO3,
60 MPP2_NF_IO4,
61 MPP3_NF_IO5,
62 MPP4_NF_IO6,
63 MPP5_NF_IO7,
64 MPP6_SYSRST_OUTn,
65 MPP7_PEX_RST_OUTn,
66#if defined(CONFIG_SOFT_I2C)
67 MPP8_GPIO, /* SDA */
68 MPP9_GPIO, /* SCL */
69#endif
70#if defined(CONFIG_HARD_I2C)
71 MPP8_TW_SDA,
72 MPP9_TW_SCK,
73#endif
74 MPP10_UART0_TXD,
75 MPP11_UART0_RXD,
76 MPP12_GPO, /* Reserved */
77 MPP13_UART1_TXD,
78 MPP14_UART1_RXD,
79 MPP15_GPIO, /* Not used */
80 MPP16_GPIO, /* Not used */
81 MPP17_GPIO, /* Reserved */
82 MPP18_NF_IO0,
83 MPP19_NF_IO1,
84 MPP20_GPIO,
85 MPP21_GPIO,
86 MPP22_GPIO,
87 MPP23_GPIO,
88 MPP24_GPIO,
89 MPP25_GPIO,
90 MPP26_GPIO,
91 MPP27_GPIO,
92 MPP28_GPIO,
93 MPP29_GPIO,
94 MPP30_GPIO,
95 MPP31_GPIO,
96 MPP32_GPIO,
97 MPP33_GPIO,
98 MPP34_GPIO, /* CDL1 (input) */
99 MPP35_GPIO, /* CDL2 (input) */
100 MPP36_GPIO, /* MAIN_IRQ (input) */
101 MPP37_GPIO, /* BOARD_LED */
102 MPP38_GPIO, /* Piggy3 LED[1] */
103 MPP39_GPIO, /* Piggy3 LED[2] */
104 MPP40_GPIO, /* Piggy3 LED[3] */
105 MPP41_GPIO, /* Piggy3 LED[4] */
106 MPP42_GPIO, /* Piggy3 LED[5] */
107 MPP43_GPIO, /* Piggy3 LED[6] */
Heiko Schocher9878f992011-02-22 09:13:00 +0100108 MPP44_GPIO, /* Piggy3 LED[7], BIST_EN_L */
Heiko Schocher60301192010-02-22 16:43:02 +0530109 MPP45_GPIO, /* Piggy3 LED[8] */
110 MPP46_GPIO, /* Reserved */
111 MPP47_GPIO, /* Reserved */
112 MPP48_GPIO, /* Reserved */
113 MPP49_GPIO, /* SW_INTOUTn */
114 0
115};
116
Holger Brunckd896d0d2012-07-05 05:05:03 +0000117#if defined(CONFIG_KM_MGCOGE3UN)
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000118/*
119 * Wait for startup OK from mgcoge3ne
120 */
121int startup_allowed(void)
122{
123 unsigned char buf;
124
125 /*
126 * Read CIRQ16 bit (bit 0)
127 */
128 if (i2c_read(BOCO, REG_IRQ_CIRQ2, 1, &buf, 1) != 0)
129 printf("%s: Error reading Boco\n", __func__);
130 else
131 if ((buf & MASK_RBI_DEFECT_16) == MASK_RBI_DEFECT_16)
132 return 1;
133 return 0;
134}
Valentin Longchamp2ec63ad2011-06-16 18:11:15 +0530135#endif
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000136
Holger Brunckd896d0d2012-07-05 05:05:03 +0000137#if (defined(CONFIG_KM_PIGGY4_88E6061)|defined(CONFIG_KM_PIGGY4_88E6352))
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000138/*
Holger Brunck2ef42952012-07-05 05:37:46 +0000139 * All boards with PIGGY4 connected via a simple switch have ethernet always
140 * present.
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000141 */
142int ethernet_present(void)
143{
144 return 1;
145}
146#else
Heiko Schocher60301192010-02-22 16:43:02 +0530147int ethernet_present(void)
148{
149 uchar buf;
150 int ret = 0;
151
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000152 if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100153 printf("%s: Error reading Boco\n", __func__);
Heiko Schocher60301192010-02-22 16:43:02 +0530154 return -1;
155 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000156 if ((buf & MASK_RBX_PGY_PRESENT) == MASK_RBX_PGY_PRESENT)
Heiko Schocher60301192010-02-22 16:43:02 +0530157 ret = 1;
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100158
Heiko Schocher60301192010-02-22 16:43:02 +0530159 return ret;
160}
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000161#endif
Heiko Schocher60301192010-02-22 16:43:02 +0530162
Heiko Schochere4533af2011-03-08 10:53:51 +0100163int initialize_unit_leds(void)
164{
165 /*
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000166 * Init the unit LEDs per default they all are
Heiko Schochere4533af2011-03-08 10:53:51 +0100167 * ok apart from bootstat
Heiko Schochere4533af2011-03-08 10:53:51 +0100168 */
Heiko Schochere4533af2011-03-08 10:53:51 +0100169 uchar buf;
170
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000171 if (i2c_read(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schochere4533af2011-03-08 10:53:51 +0100172 printf("%s: Error reading Boco\n", __func__);
173 return -1;
174 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000175 buf |= MASK_WRL_UNITRUN;
176 if (i2c_write(BOCO, REG_CTRL_H, 1, &buf, 1) != 0) {
Heiko Schochere4533af2011-03-08 10:53:51 +0100177 printf("%s: Error writing Boco\n", __func__);
178 return -1;
179 }
180 return 0;
181}
182
Valentin Longchamp184907a2011-05-31 02:12:47 +0000183#if defined(CONFIG_BOOTCOUNT_LIMIT)
184void set_bootcount_addr(void)
185{
186 uchar buf[32];
187 unsigned int bootcountaddr;
188 bootcountaddr = gd->ram_size - BOOTCOUNT_ADDR;
189 sprintf((char *)buf, "0x%x", bootcountaddr);
190 setenv("bootcountaddr", (char *)buf);
191}
192#endif
193
Heiko Schocher60301192010-02-22 16:43:02 +0530194int misc_init_r(void)
195{
Heiko Schocher60301192010-02-22 16:43:02 +0530196 char *str;
197 int mach_type;
198
Heiko Schocher60301192010-02-22 16:43:02 +0530199 str = getenv("mach_type");
200 if (str != NULL) {
201 mach_type = simple_strtoul(str, NULL, 10);
202 printf("Overwriting MACH_TYPE with %d!!!\n", mach_type);
203 gd->bd->bi_arch_number = mach_type;
204 }
Holger Brunckd896d0d2012-07-05 05:05:03 +0000205#if defined(CONFIG_KM_MGCOGE3UN)
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000206 char *wait_for_ne;
207 wait_for_ne = getenv("waitforne");
208 if (wait_for_ne != NULL) {
209 if (strcmp(wait_for_ne, "true") == 0) {
210 int cnt = 0;
Holger Brunck42874a72011-09-27 02:54:31 +0000211 int abort = 0;
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000212 puts("NE go: ");
213 while (startup_allowed() == 0) {
Holger Brunck42874a72011-09-27 02:54:31 +0000214 if (tstc()) {
215 (void) getc(); /* consume input */
216 abort = 1;
217 break;
218 }
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000219 udelay(200000);
220 cnt++;
221 if (cnt == 5)
222 puts("wait\b\b\b\b");
223 if (cnt == 10) {
224 cnt = 0;
225 puts(" \b\b\b\b");
226 }
227 }
Holger Brunck42874a72011-09-27 02:54:31 +0000228 if (abort == 1)
229 printf("\nAbort waiting for ne\n");
230 else
231 puts("OK\n");
Holger Brunck4de3cdd2011-05-31 02:12:52 +0000232 }
233 }
234#endif
Heiko Schochere4533af2011-03-08 10:53:51 +0100235
236 initialize_unit_leds();
Valentin Longchamp184907a2011-05-31 02:12:47 +0000237 set_km_env();
238#if defined(CONFIG_BOOTCOUNT_LIMIT)
239 set_bootcount_addr();
240#endif
Heiko Schocher60301192010-02-22 16:43:02 +0530241 return 0;
242}
243
Heiko Schocher3ebd02b2010-10-20 19:33:26 +0530244int board_early_init_f(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530245{
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000246#if defined(CONFIG_SOFT_I2C)
Heiko Schocher60301192010-02-22 16:43:02 +0530247 u32 tmp;
248
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000249 /* set the 2 bitbang i2c pins as output gpios */
250 tmp = readl(KW_GPIO0_BASE + 4);
251 writel(tmp & (~KM_KIRKWOOD_SOFT_I2C_GPIOS) , KW_GPIO0_BASE + 4);
252#endif
Holger Brunckb59a9552012-07-25 06:26:03 +0000253 /* adjust SDRAM size for bank 0 */
254 kw_sdram_size_adjust(0);
Valentin Longchamp7d0d5022012-06-01 01:31:00 +0000255 kirkwood_mpp_conf(kwmpp_config, NULL);
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000256 return 0;
257}
Heiko Schocher60301192010-02-22 16:43:02 +0530258
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000259int board_init(void)
260{
Heiko Schocher60301192010-02-22 16:43:02 +0530261 /*
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000262 * arch number of board
263 */
264 gd->bd->bi_arch_number = MACH_TYPE_KM_KIRKWOOD;
265
266 /* address of boot parameters */
267 gd->bd->bi_boot_params = kw_sdram_bar(0) + 0x100;
268
269 /*
270 * The KM_FLASH_GPIO_PIN switches between using a
Heiko Schocher60301192010-02-22 16:43:02 +0530271 * NAND or a SPI FLASH. Set this pin on start
272 * to NAND mode.
273 */
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000274 kw_gpio_set_valid(KM_FLASH_GPIO_PIN, 1);
275 kw_gpio_direction_output(KM_FLASH_GPIO_PIN, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530276
Heiko Schocher60301192010-02-22 16:43:02 +0530277#if defined(CONFIG_SOFT_I2C)
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000278 /*
279 * Reinit the GPIO for I2C Bitbang driver so that the now
280 * available gpio framework is consistent. The calls to
281 * direction output in are not necessary, they are already done in
282 * board_early_init_f
283 */
Heiko Schocher9878f992011-02-22 09:13:00 +0100284 kw_gpio_set_valid(KM_KIRKWOOD_SDA_PIN, 1);
285 kw_gpio_set_valid(KM_KIRKWOOD_SCL_PIN, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530286#endif
Holger Brunck7d25a1a2012-07-05 05:05:11 +0000287
Heiko Schocher60301192010-02-22 16:43:02 +0530288#if defined(CONFIG_SYS_EEPROM_WREN)
Heiko Schocher9878f992011-02-22 09:13:00 +0100289 kw_gpio_set_valid(KM_KIRKWOOD_ENV_WP, 38);
290 kw_gpio_direction_output(KM_KIRKWOOD_ENV_WP, 1);
Heiko Schocher60301192010-02-22 16:43:02 +0530291#endif
Heiko Schocher3ebd02b2010-10-20 19:33:26 +0530292
Valentin Longchamp6633fed2012-07-05 05:05:05 +0000293#if defined(CONFIG_KM_FPGA_CONFIG)
294 trigger_fpga_config();
295#endif
296
297 return 0;
298}
299
300int board_late_init(void)
301{
Thomas Herzmann3ed53142012-07-05 05:05:10 +0000302#if defined(CONFIG_KMCOGE5UN)
303/* I/O pin to erase flash RGPP09 = MPP43 */
304#define KM_FLASH_ERASE_ENABLE 43
305 u8 dip_switch = kw_gpio_get_value(KM_FLASH_ERASE_ENABLE);
306
307 /* if pin 1 do full erase */
308 if (dip_switch != 0) {
309 /* start bootloader */
310 puts("DIP: Enabled\n");
311 setenv("actual_bank", "0");
312 }
313#endif
314
Valentin Longchamp6633fed2012-07-05 05:05:05 +0000315#if defined(CONFIG_KM_FPGA_CONFIG)
316 wait_for_fpga_config();
317 fpga_reset();
318 toggle_eeprom_spi_bus();
319#endif
Heiko Schochercfc58042010-04-26 13:07:28 +0200320 return 0;
321}
322
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000323int board_spi_claim_bus(struct spi_slave *slave)
Heiko Schocher60301192010-02-22 16:43:02 +0530324{
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000325 kw_gpio_set_value(KM_FLASH_GPIO_PIN, 0);
Heiko Schocher60301192010-02-22 16:43:02 +0530326
327 return 0;
328}
329
Valentin Longchamp96957ef2012-06-13 03:01:03 +0000330void board_spi_release_bus(struct spi_slave *slave)
331{
332 kw_gpio_set_value(KM_FLASH_GPIO_PIN, 1);
333}
Heiko Schocher60301192010-02-22 16:43:02 +0530334
Holger Brunckc9caa7f2012-07-05 05:05:04 +0000335#if (defined(CONFIG_KM_PIGGY4_88E6061))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530336
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000337#define PHY_LED_SEL_REG 0x18
338#define PHY_LED0_LINK (0x5)
339#define PHY_LED1_ACT (0x8<<4)
340#define PHY_LED2_INT (0xe<<8)
341#define PHY_SPEC_CTRL_REG 0x1c
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530342#define PHY_RGMII_CLK_STABLE (0x1<<10)
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000343#define PHY_CLSA (0x1<<1)
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530344
345/* Configure and enable MV88E3018 PHY */
Heiko Schocher60301192010-02-22 16:43:02 +0530346void reset_phy(void)
347{
348 char *name = "egiga0";
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530349 unsigned short reg;
Heiko Schocher60301192010-02-22 16:43:02 +0530350
351 if (miiphy_set_current_dev(name))
352 return;
353
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530354 /* RGMII clk transition on data stable */
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000355 if (!miiphy_read(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG, &reg))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530356 printf("Error reading PHY spec ctrl reg\n");
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000357 if (!miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_SPEC_CTRL_REG,
358 reg | PHY_RGMII_CLK_STABLE | PHY_CLSA))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530359 printf("Error writing PHY spec ctrl reg\n");
360
361 /* leds setup */
Valentin Longchampa7ef9af2012-07-05 05:05:07 +0000362 if (!miiphy_write(name, CONFIG_PHY_BASE_ADR, PHY_LED_SEL_REG,
363 PHY_LED0_LINK | PHY_LED1_ACT | PHY_LED2_INT))
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530364 printf("Error writing PHY LED reg\n");
365
Heiko Schocher60301192010-02-22 16:43:02 +0530366 /* reset the phy */
367 miiphy_reset(name, CONFIG_PHY_BASE_ADR);
368}
Valentin Longchamp310164a2012-08-16 23:35:03 +0000369#elif defined(CONFIG_KM_PIGGY4_88E6352)
370
371#include <mv88e6352.h>
372
373#if defined(CONFIG_KM_NUSA)
374struct mv88e_sw_reg extsw_conf[] = {
375 /*
376 * port 0, PIGGY4, autoneg
377 * first the fix for the 1000Mbits Autoneg, this is from
378 * a Marvell errata, the regs are undocumented
379 */
380 { PHY(0), PHY_PAGE, AN1000FIX_PAGE },
381 { PHY(0), PHY_STATUS, AN1000FIX },
382 { PHY(0), PHY_PAGE, 0 },
383 /* now the real port and phy configuration */
384 { PORT(0), PORT_PHY, NO_SPEED_FOR },
385 { PORT(0), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
386 { PHY(0), PHY_1000_CTRL, NO_ADV },
387 { PHY(0), PHY_SPEC_CTRL, AUTO_MDIX_EN },
388 { PHY(0), PHY_CTRL, PHY_100_MBPS | AUTONEG_EN | AUTONEG_RST |
389 FULL_DUPLEX },
390 /* port 1, unused */
391 { PORT(1), PORT_CTRL, PORT_DIS },
392 { PHY(1), PHY_CTRL, PHY_PWR_DOWN },
393 { PHY(1), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
394 /* port 2, unused */
395 { PORT(2), PORT_CTRL, PORT_DIS },
396 { PHY(2), PHY_CTRL, PHY_PWR_DOWN },
397 { PHY(2), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
398 /* port 3, unused */
399 { PORT(3), PORT_CTRL, PORT_DIS },
400 { PHY(3), PHY_CTRL, PHY_PWR_DOWN },
401 { PHY(3), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
402 /* port 4, ICNEV, SerDes, SGMII */
403 { PORT(4), PORT_STATUS, NO_PHY_DETECT },
404 { PORT(4), PORT_PHY, SPEED_1000_FOR },
405 { PORT(4), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
406 { PHY(4), PHY_CTRL, PHY_PWR_DOWN },
407 { PHY(4), PHY_SPEC_CTRL, SPEC_PWR_DOWN },
408 /* port 5, CPU_RGMII */
409 { PORT(5), PORT_PHY, RX_RGMII_TIM | TX_RGMII_TIM | FLOW_CTRL_EN |
410 FLOW_CTRL_FOR | LINK_VAL | LINK_FOR | FULL_DPX |
411 FULL_DPX_FOR | SPEED_1000_FOR },
412 { PORT(5), PORT_CTRL, FORWARDING | EGRS_FLD_ALL },
413 /* port 6, unused, this port has no phy */
414 { PORT(6), PORT_CTRL, PORT_DIS },
415};
416#else
417struct mv88e_sw_reg extsw_conf[] = {};
418#endif
419
420void reset_phy(void)
421{
422#if defined(CONFIG_KM_MVEXTSW_ADDR)
423 char *name = "egiga0";
424
425 if (miiphy_set_current_dev(name))
426 return;
427
428 mv88e_sw_program(name, CONFIG_KM_MVEXTSW_ADDR, extsw_conf,
429 ARRAY_SIZE(extsw_conf));
430 mv88e_sw_reset(name, CONFIG_KM_MVEXTSW_ADDR);
431#endif
432}
433
Valentin Longchamp3f29cbb2011-06-16 18:11:15 +0530434#else
435/* Configure and enable MV88E1118 PHY on the piggy*/
436void reset_phy(void)
437{
438 char *name = "egiga0";
439
440 if (miiphy_set_current_dev(name))
441 return;
442
443 /* reset the phy */
444 miiphy_reset(name, CONFIG_PHY_BASE_ADR);
445}
446#endif
447
Heiko Schocher60301192010-02-22 16:43:02 +0530448
449#if defined(CONFIG_HUSH_INIT_VAR)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100450int hush_init_var(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530451{
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100452 ivm_read_eeprom();
Heiko Schocher60301192010-02-22 16:43:02 +0530453 return 0;
454}
455#endif
456
Heiko Schocher60301192010-02-22 16:43:02 +0530457#if defined(CONFIG_SOFT_I2C)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100458void set_sda(int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530459{
460 I2C_ACTIVE;
461 I2C_SDA(state);
462}
463
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100464void set_scl(int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530465{
466 I2C_SCL(state);
467}
468
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100469int get_sda(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530470{
471 I2C_TRISTATE;
472 return I2C_READ;
473}
474
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100475int get_scl(void)
Heiko Schocher60301192010-02-22 16:43:02 +0530476{
Heiko Schocher9878f992011-02-22 09:13:00 +0100477 return kw_gpio_get_value(KM_KIRKWOOD_SCL_PIN) ? 1 : 0;
Heiko Schocher60301192010-02-22 16:43:02 +0530478}
479#endif
480
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000481#if defined(CONFIG_POST)
482
483#define KM_POST_EN_L 44
484#define POST_WORD_OFF 8
485
486int post_hotkeys_pressed(void)
487{
Holger Brunckf065ce02012-07-05 05:05:02 +0000488#if defined(CONFIG_KM_COGE5UN)
489 return kw_gpio_get_value(KM_POST_EN_L);
490#else
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000491 return !kw_gpio_get_value(KM_POST_EN_L);
Holger Brunckf065ce02012-07-05 05:05:02 +0000492#endif
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000493}
494
495ulong post_word_load(void)
496{
Holger Brunck763c2dc2011-12-14 05:31:20 +0000497 void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000498 return in_le32(addr);
499
500}
501void post_word_store(ulong value)
502{
Holger Brunck763c2dc2011-12-14 05:31:20 +0000503 void* addr = (void *) (gd->ram_size - BOOTCOUNT_ADDR + POST_WORD_OFF);
Valentin Longchamp24ec9932011-09-12 04:18:42 +0000504 out_le32(addr, value);
505}
506
507int arch_memory_test_prepare(u32 *vstart, u32 *size, phys_addr_t *phys_offset)
508{
509 *vstart = CONFIG_SYS_SDRAM_BASE;
510
511 /* we go up to relocation plus a 1 MB margin */
512 *size = CONFIG_SYS_TEXT_BASE - (1<<20);
513
514 return 0;
515}
516#endif
517
Heiko Schocher60301192010-02-22 16:43:02 +0530518#if defined(CONFIG_SYS_EEPROM_WREN)
Heiko Schocher8ce3dd52011-03-15 16:52:29 +0100519int eeprom_write_enable(unsigned dev_addr, int state)
Heiko Schocher60301192010-02-22 16:43:02 +0530520{
Heiko Schocher9878f992011-02-22 09:13:00 +0100521 kw_gpio_set_value(KM_KIRKWOOD_ENV_WP, !state);
Heiko Schocher60301192010-02-22 16:43:02 +0530522
Heiko Schocher9878f992011-02-22 09:13:00 +0100523 return !kw_gpio_get_value(KM_KIRKWOOD_ENV_WP);
Heiko Schocher60301192010-02-22 16:43:02 +0530524}
525#endif