blob: 714706d2411b851d663eb665e967ed0f59e0c6a3 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ian Campbellb4e9f2f2014-05-05 14:42:31 +01002/*
3 * (C) Copyright 2007-2011
4 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
5 * Aaron <leafy.myeh@allwinnertech.com>
6 *
7 * MMC driver for allwinner sunxi platform.
Andre Przywaraf5032592022-07-13 17:21:44 +01008 *
9 * This driver is used by the (ARM) SPL with the legacy MMC interface, and
10 * by U-Boot proper using the full DM interface. The actual hardware access
11 * code is common, and comes first in this file.
12 * The legacy MMC interface implementation comes next, followed by the
13 * proper DM_MMC implementation at the end.
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010014 */
15
16#include <common.h>
Simon Glass7484ae72017-07-04 13:31:27 -060017#include <dm.h>
Hans de Goedeb1e107a2015-04-22 17:03:17 +020018#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060019#include <log.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010020#include <malloc.h>
21#include <mmc.h>
Andre Przywara29b533c2019-01-29 15:54:13 +000022#include <clk.h>
23#include <reset.h>
Samuel Holland06feb812021-09-11 16:50:47 -050024#include <asm/gpio.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010025#include <asm/io.h>
26#include <asm/arch/clock.h>
27#include <asm/arch/cpu.h>
Samuel Holland1e7c7972023-10-31 00:22:35 -050028#if !CONFIG_IS_ENABLED(DM_MMC)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010029#include <asm/arch/mmc.h>
Samuel Holland1e7c7972023-10-31 00:22:35 -050030#endif
Simon Glassdbd79542020-05-10 11:40:11 -060031#include <linux/delay.h>
Andre Przywaraf944a612022-09-06 10:36:38 +010032#include <sunxi_gpio.h>
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010033
Samuel Holland1e7c7972023-10-31 00:22:35 -050034#include "sunxi_mmc.h"
35
Andre Przywara3f23aa62021-05-05 09:57:47 +010036#ifndef CCM_MMC_CTRL_MODE_SEL_NEW
37#define CCM_MMC_CTRL_MODE_SEL_NEW 0
38#endif
39
Simon Glass7484ae72017-07-04 13:31:27 -060040struct sunxi_mmc_plat {
41 struct mmc_config cfg;
42 struct mmc mmc;
43};
44
Simon Glass3f19fbf2017-07-04 13:31:23 -060045struct sunxi_mmc_priv {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010046 unsigned mmc_no;
47 uint32_t *mclkreg;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010048 unsigned fatal_err;
Simon Glass7484ae72017-07-04 13:31:27 -060049 struct gpio_desc cd_gpio; /* Change Detect GPIO */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +010050 struct sunxi_mmc *reg;
51 struct mmc_config cfg;
52};
53
Andre Przywara8c93a9c2021-05-05 10:06:24 +010054/*
55 * All A64 and later MMC controllers feature auto-calibration. This would
56 * normally be detected via the compatible string, but we need something
57 * which works in the SPL as well.
58 */
59static bool sunxi_mmc_can_calibrate(void)
60{
61 return IS_ENABLED(CONFIG_MACH_SUN50I) ||
62 IS_ENABLED(CONFIG_MACH_SUN50I_H5) ||
63 IS_ENABLED(CONFIG_SUN50I_GEN_H6) ||
Andre Przywara068962b2022-10-05 17:54:19 +010064 IS_ENABLED(CONFIG_SUNXI_GEN_NCAT2) ||
Andre Przywara8c93a9c2021-05-05 10:06:24 +010065 IS_ENABLED(CONFIG_MACH_SUN8I_R40);
66}
67
Simon Glass8e659a22017-07-04 13:31:24 -060068static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
Hans de Goede06bfab02014-12-07 20:55:10 +010069{
70 unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
Andre Przywara3f23aa62021-05-05 09:57:47 +010071 bool new_mode = IS_ENABLED(CONFIG_MMC_SUNXI_HAS_NEW_MODE);
Maxime Ripard95e34702017-08-23 12:03:41 +020072 u32 val = 0;
73
Vasily Khoruzhicka4e8dd92018-11-09 20:41:46 -080074 /* A83T support new mode only on eMMC */
75 if (IS_ENABLED(CONFIG_MACH_SUN8I_A83T) && priv->mmc_no != 2)
76 new_mode = false;
Maxime Ripard95e34702017-08-23 12:03:41 +020077
Hans de Goede06bfab02014-12-07 20:55:10 +010078 if (hz <= 24000000) {
79 pll = CCM_MMC_CTRL_OSCM24;
80 pll_hz = 24000000;
81 } else {
Hans de Goedef1865db2015-01-14 19:05:03 +010082#ifdef CONFIG_MACH_SUN9I
83 pll = CCM_MMC_CTRL_PLL_PERIPH0;
84 pll_hz = clock_get_pll4_periph0();
85#else
Andre Przywaradd505d12021-05-05 09:57:47 +010086 /*
87 * SoCs since the A64 (H5, H6, H616) actually use the doubled
88 * rate of PLL6/PERIPH0 as an input clock, but compensate for
89 * that with a fixed post-divider of 2 in the mod clock.
90 * This cancels each other out, so for simplicity we just
91 * pretend it's always PLL6 without a post divider here.
92 */
Hans de Goede06bfab02014-12-07 20:55:10 +010093 pll = CCM_MMC_CTRL_PLL6;
94 pll_hz = clock_get_pll6();
Hans de Goedef1865db2015-01-14 19:05:03 +010095#endif
Hans de Goede06bfab02014-12-07 20:55:10 +010096 }
97
98 div = pll_hz / hz;
99 if (pll_hz % hz)
100 div++;
101
102 n = 0;
103 while (div > 16) {
104 n++;
105 div = (div + 1) / 2;
106 }
107
108 if (n > 3) {
Simon Glass8e659a22017-07-04 13:31:24 -0600109 printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
110 hz);
Hans de Goede06bfab02014-12-07 20:55:10 +0100111 return -1;
112 }
113
114 /* determine delays */
115 if (hz <= 400000) {
116 oclk_dly = 0;
Hans de Goede5192ba22015-09-23 16:13:10 +0200117 sclk_dly = 0;
Hans de Goede06bfab02014-12-07 20:55:10 +0100118 } else if (hz <= 25000000) {
119 oclk_dly = 0;
120 sclk_dly = 5;
Hans de Goede06bfab02014-12-07 20:55:10 +0100121 } else {
Andre Przywaraf2f3a592020-12-18 22:02:11 +0000122 if (IS_ENABLED(CONFIG_MACH_SUN9I)) {
123 if (hz <= 52000000)
124 oclk_dly = 5;
125 else
126 oclk_dly = 2;
127 } else {
128 if (hz <= 52000000)
129 oclk_dly = 3;
130 else
131 oclk_dly = 1;
132 }
Hans de Goede5192ba22015-09-23 16:13:10 +0200133 sclk_dly = 4;
Maxime Ripard95e34702017-08-23 12:03:41 +0200134 }
135
136 if (new_mode) {
Andre Przywara3f23aa62021-05-05 09:57:47 +0100137 val |= CCM_MMC_CTRL_MODE_SEL_NEW;
Chen-Yu Tsaie76f0062017-08-31 21:57:48 +0800138 setbits_le32(&priv->reg->ntsr, SUNXI_MMC_NTSR_MODE_SEL_NEW);
Andre Przywara8c93a9c2021-05-05 10:06:24 +0100139 }
140
141 if (!sunxi_mmc_can_calibrate()) {
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800142 /*
143 * Use hardcoded delay values if controller doesn't support
144 * calibration
145 */
Maxime Ripard95e34702017-08-23 12:03:41 +0200146 val = CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
147 CCM_MMC_CTRL_SCLK_DLY(sclk_dly);
Hans de Goede06bfab02014-12-07 20:55:10 +0100148 }
149
Maxime Ripard95e34702017-08-23 12:03:41 +0200150 writel(CCM_MMC_CTRL_ENABLE| pll | CCM_MMC_CTRL_N(n) |
151 CCM_MMC_CTRL_M(div) | val, priv->mclkreg);
Hans de Goede06bfab02014-12-07 20:55:10 +0100152
153 debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
Simon Glass8e659a22017-07-04 13:31:24 -0600154 priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
Hans de Goede06bfab02014-12-07 20:55:10 +0100155
156 return 0;
157}
158
Simon Glass87ff0f72017-07-04 13:31:25 -0600159static int mmc_update_clk(struct sunxi_mmc_priv *priv)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100160{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100161 unsigned int cmd;
162 unsigned timeout_msecs = 2000;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100163 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100164
165 cmd = SUNXI_MMC_CMD_START |
166 SUNXI_MMC_CMD_UPCLK_ONLY |
167 SUNXI_MMC_CMD_WAIT_PRE_OVER;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100168
Simon Glass8e659a22017-07-04 13:31:24 -0600169 writel(cmd, &priv->reg->cmd);
170 while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100171 if (get_timer(start) > timeout_msecs)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100172 return -1;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100173 }
174
175 /* clock update sets various irq status bits, clear these */
Simon Glass8e659a22017-07-04 13:31:24 -0600176 writel(readl(&priv->reg->rint), &priv->reg->rint);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100177
178 return 0;
179}
180
Simon Glass87ff0f72017-07-04 13:31:25 -0600181static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100182{
Simon Glass8e659a22017-07-04 13:31:24 -0600183 unsigned rval = readl(&priv->reg->clkcr);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100184
185 /* Disable Clock */
186 rval &= ~SUNXI_MMC_CLK_ENABLE;
Simon Glass8e659a22017-07-04 13:31:24 -0600187 writel(rval, &priv->reg->clkcr);
Simon Glass87ff0f72017-07-04 13:31:25 -0600188 if (mmc_update_clk(priv))
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100189 return -1;
190
Hans de Goede06bfab02014-12-07 20:55:10 +0100191 /* Set mod_clk to new rate */
Simon Glass8e659a22017-07-04 13:31:24 -0600192 if (mmc_set_mod_clk(priv, mmc->clock))
Hans de Goede06bfab02014-12-07 20:55:10 +0100193 return -1;
194
195 /* Clear internal divider */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100196 rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
Simon Glass8e659a22017-07-04 13:31:24 -0600197 writel(rval, &priv->reg->clkcr);
Hans de Goede06bfab02014-12-07 20:55:10 +0100198
Andre Przywara068962b2022-10-05 17:54:19 +0100199#if defined(CONFIG_SUNXI_GEN_SUN6I) || defined(CONFIG_SUN50I_GEN_H6) || defined(CONFIG_SUNXI_GEN_NCAT2)
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800200 /* A64 supports calibration of delays on MMC controller and we
201 * have to set delay of zero before starting calibration.
202 * Allwinner BSP driver sets a delay only in the case of
203 * using HS400 which is not supported by mainline U-Boot or
204 * Linux at the moment
205 */
Andre Przywara8c93a9c2021-05-05 10:06:24 +0100206 if (sunxi_mmc_can_calibrate())
207 writel(SUNXI_MMC_CAL_DL_SW_EN, &priv->reg->samp_dl);
Vasily Khoruzhick57789d62018-11-05 20:24:28 -0800208#endif
209
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100210 /* Re-enable Clock */
211 rval |= SUNXI_MMC_CLK_ENABLE;
Simon Glass8e659a22017-07-04 13:31:24 -0600212 writel(rval, &priv->reg->clkcr);
Simon Glass87ff0f72017-07-04 13:31:25 -0600213 if (mmc_update_clk(priv))
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100214 return -1;
215
216 return 0;
217}
218
Simon Glass87ff0f72017-07-04 13:31:25 -0600219static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
220 struct mmc *mmc)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100221{
Hans de Goede06bfab02014-12-07 20:55:10 +0100222 debug("set ios: bus_width: %x, clock: %d\n",
223 mmc->bus_width, mmc->clock);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100224
225 /* Change clock first */
Simon Glass87ff0f72017-07-04 13:31:25 -0600226 if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
Simon Glass8e659a22017-07-04 13:31:24 -0600227 priv->fatal_err = 1;
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900228 return -EINVAL;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100229 }
230
231 /* Change bus width */
232 if (mmc->bus_width == 8)
Simon Glass8e659a22017-07-04 13:31:24 -0600233 writel(0x2, &priv->reg->width);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100234 else if (mmc->bus_width == 4)
Simon Glass8e659a22017-07-04 13:31:24 -0600235 writel(0x1, &priv->reg->width);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100236 else
Simon Glass8e659a22017-07-04 13:31:24 -0600237 writel(0x0, &priv->reg->width);
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900238
239 return 0;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100240}
241
Simon Glass87ff0f72017-07-04 13:31:25 -0600242static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
243 struct mmc_data *data)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100244{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100245 const int reading = !!(data->flags & MMC_DATA_READ);
246 const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
247 SUNXI_MMC_STATUS_FIFO_FULL;
248 unsigned i;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100249 unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
Andre Przywara56086a42021-05-05 11:33:40 +0100250 unsigned word_cnt = (data->blocksize * data->blocks) >> 2;
251 unsigned timeout_msecs = word_cnt >> 6;
252 uint32_t status;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100253 unsigned long start;
254
255 if (timeout_msecs < 2000)
256 timeout_msecs = 2000;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100257
Hans de Goede411dc872014-06-09 11:36:55 +0200258 /* Always read / write data through the CPU */
Simon Glass8e659a22017-07-04 13:31:24 -0600259 setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
Hans de Goede411dc872014-06-09 11:36:55 +0200260
Philipp Tomsich1721b002018-03-21 12:18:58 +0100261 start = get_timer(0);
262
Andre Przywara56086a42021-05-05 11:33:40 +0100263 for (i = 0; i < word_cnt;) {
264 unsigned int in_fifo;
265
266 while ((status = readl(&priv->reg->status)) & status_bit) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100267 if (get_timer(start) > timeout_msecs)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100268 return -1;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100269 }
270
Andre Przywara56086a42021-05-05 11:33:40 +0100271 /*
272 * For writing we do not easily know the FIFO size, so have
273 * to check the FIFO status after every word written.
274 * TODO: For optimisation we could work out a minimum FIFO
275 * size across all SoCs, and use that together with the current
276 * fill level to write chunks of words.
277 */
278 if (!reading) {
279 writel(buff[i++], &priv->reg->fifo);
280 continue;
281 }
282
283 /*
284 * The status register holds the current FIFO level, so we
285 * can be sure to collect as many words from the FIFO
286 * register without checking the status register after every
287 * read. That saves half of the costly MMIO reads, effectively
288 * doubling the read performance.
Andre Przywaraf5020702021-09-03 16:49:16 +0100289 * Some SoCs (A20) report a level of 0 if the FIFO is
290 * completely full (value masked out?). Use a safe minimal
291 * FIFO size in this case.
Andre Przywara56086a42021-05-05 11:33:40 +0100292 */
Andre Przywaraf5020702021-09-03 16:49:16 +0100293 in_fifo = SUNXI_MMC_STATUS_FIFO_LEVEL(status);
294 if (in_fifo == 0 && (status & SUNXI_MMC_STATUS_FIFO_FULL))
295 in_fifo = 32;
296 for (; in_fifo > 0; in_fifo--)
Andre Przywara56086a42021-05-05 11:33:40 +0100297 buff[i++] = readl_relaxed(&priv->reg->fifo);
298 dmb();
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100299 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100300
301 return 0;
302}
303
Simon Glass87ff0f72017-07-04 13:31:25 -0600304static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
305 uint timeout_msecs, uint done_bit, const char *what)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100306{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100307 unsigned int status;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100308 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100309
310 do {
Simon Glass8e659a22017-07-04 13:31:24 -0600311 status = readl(&priv->reg->rint);
Philipp Tomsich1721b002018-03-21 12:18:58 +0100312 if ((get_timer(start) > timeout_msecs) ||
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100313 (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
314 debug("%s timeout %x\n", what,
315 status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
Jaehoon Chung7825d202016-07-19 16:33:36 +0900316 return -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100317 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100318 } while (!(status & done_bit));
319
320 return 0;
321}
322
Simon Glass87ff0f72017-07-04 13:31:25 -0600323static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
324 struct mmc *mmc, struct mmc_cmd *cmd,
325 struct mmc_data *data)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100326{
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100327 unsigned int cmdval = SUNXI_MMC_CMD_START;
328 unsigned int timeout_msecs;
329 int error = 0;
330 unsigned int status = 0;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100331 unsigned int bytecnt = 0;
332
Simon Glass8e659a22017-07-04 13:31:24 -0600333 if (priv->fatal_err)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100334 return -1;
335 if (cmd->resp_type & MMC_RSP_BUSY)
336 debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
337 if (cmd->cmdidx == 12)
338 return 0;
339
340 if (!cmd->cmdidx)
341 cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
342 if (cmd->resp_type & MMC_RSP_PRESENT)
343 cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
344 if (cmd->resp_type & MMC_RSP_136)
345 cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
346 if (cmd->resp_type & MMC_RSP_CRC)
347 cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
348
349 if (data) {
Alexander Grafee1d8252016-03-29 17:29:09 +0200350 if ((u32)(long)data->dest & 0x3) {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100351 error = -1;
352 goto out;
353 }
354
355 cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
356 if (data->flags & MMC_DATA_WRITE)
357 cmdval |= SUNXI_MMC_CMD_WRITE;
358 if (data->blocks > 1)
359 cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
Simon Glass8e659a22017-07-04 13:31:24 -0600360 writel(data->blocksize, &priv->reg->blksz);
361 writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100362 }
363
Simon Glass8e659a22017-07-04 13:31:24 -0600364 debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100365 cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
Simon Glass8e659a22017-07-04 13:31:24 -0600366 writel(cmd->cmdarg, &priv->reg->arg);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100367
368 if (!data)
Simon Glass8e659a22017-07-04 13:31:24 -0600369 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100370
371 /*
372 * transfer data and check status
373 * STATREG[2] : FIFO empty
374 * STATREG[3] : FIFO full
375 */
376 if (data) {
377 int ret = 0;
378
379 bytecnt = data->blocksize * data->blocks;
380 debug("trans data %d bytes\n", bytecnt);
Simon Glass8e659a22017-07-04 13:31:24 -0600381 writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
Simon Glass87ff0f72017-07-04 13:31:25 -0600382 ret = mmc_trans_data_by_cpu(priv, mmc, data);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100383 if (ret) {
Simon Glass8e659a22017-07-04 13:31:24 -0600384 error = readl(&priv->reg->rint) &
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100385 SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
Jaehoon Chung7825d202016-07-19 16:33:36 +0900386 error = -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100387 goto out;
388 }
389 }
390
Simon Glass87ff0f72017-07-04 13:31:25 -0600391 error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
392 "cmd");
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100393 if (error)
394 goto out;
395
396 if (data) {
Hans de Goede411dc872014-06-09 11:36:55 +0200397 timeout_msecs = 120;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100398 debug("cacl timeout %x msec\n", timeout_msecs);
Simon Glass87ff0f72017-07-04 13:31:25 -0600399 error = mmc_rint_wait(priv, mmc, timeout_msecs,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100400 data->blocks > 1 ?
401 SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
402 SUNXI_MMC_RINT_DATA_OVER,
403 "data");
404 if (error)
405 goto out;
406 }
407
408 if (cmd->resp_type & MMC_RSP_BUSY) {
Philipp Tomsich1721b002018-03-21 12:18:58 +0100409 unsigned long start = get_timer(0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100410 timeout_msecs = 2000;
Philipp Tomsich1721b002018-03-21 12:18:58 +0100411
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100412 do {
Simon Glass8e659a22017-07-04 13:31:24 -0600413 status = readl(&priv->reg->status);
Philipp Tomsich1721b002018-03-21 12:18:58 +0100414 if (get_timer(start) > timeout_msecs) {
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100415 debug("busy timeout\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900416 error = -ETIMEDOUT;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100417 goto out;
418 }
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100419 } while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
420 }
421
422 if (cmd->resp_type & MMC_RSP_136) {
Simon Glass8e659a22017-07-04 13:31:24 -0600423 cmd->response[0] = readl(&priv->reg->resp3);
424 cmd->response[1] = readl(&priv->reg->resp2);
425 cmd->response[2] = readl(&priv->reg->resp1);
426 cmd->response[3] = readl(&priv->reg->resp0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100427 debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
428 cmd->response[3], cmd->response[2],
429 cmd->response[1], cmd->response[0]);
430 } else {
Simon Glass8e659a22017-07-04 13:31:24 -0600431 cmd->response[0] = readl(&priv->reg->resp0);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100432 debug("mmc resp 0x%08x\n", cmd->response[0]);
433 }
434out:
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100435 if (error < 0) {
Simon Glass8e659a22017-07-04 13:31:24 -0600436 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
Simon Glass87ff0f72017-07-04 13:31:25 -0600437 mmc_update_clk(priv);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100438 }
Simon Glass8e659a22017-07-04 13:31:24 -0600439 writel(0xffffffff, &priv->reg->rint);
440 writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
441 &priv->reg->gctrl);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100442
443 return error;
444}
445
Andre Przywaraf5032592022-07-13 17:21:44 +0100446/* non-DM code here is used by the (ARM) SPL only */
447
Simon Glass7484ae72017-07-04 13:31:27 -0600448#if !CONFIG_IS_ENABLED(DM_MMC)
Andre Przywaraf5032592022-07-13 17:21:44 +0100449/* support 4 mmc hosts */
450struct sunxi_mmc_priv mmc_host[4];
451
452static int mmc_resource_init(int sdc_no)
453{
454 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
455 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
456
457 debug("init mmc %d resource\n", sdc_no);
458
459 switch (sdc_no) {
460 case 0:
461 priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
462 priv->mclkreg = &ccm->sd0_clk_cfg;
463 break;
464 case 1:
465 priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
466 priv->mclkreg = &ccm->sd1_clk_cfg;
467 break;
468#ifdef SUNXI_MMC2_BASE
469 case 2:
470 priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
471 priv->mclkreg = &ccm->sd2_clk_cfg;
472 break;
473#endif
474#ifdef SUNXI_MMC3_BASE
475 case 3:
476 priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
477 priv->mclkreg = &ccm->sd3_clk_cfg;
478 break;
479#endif
480 default:
481 printf("Wrong mmc number %d\n", sdc_no);
482 return -1;
483 }
484 priv->mmc_no = sdc_no;
485
486 return 0;
487}
488
489static int sunxi_mmc_core_init(struct mmc *mmc)
490{
491 struct sunxi_mmc_priv *priv = mmc->priv;
492
493 /* Reset controller */
494 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
495 udelay(1000);
496
497 return 0;
498}
499
Simon Glass87ff0f72017-07-04 13:31:25 -0600500static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
501{
502 struct sunxi_mmc_priv *priv = mmc->priv;
503
504 return sunxi_mmc_set_ios_common(priv, mmc);
505}
506
507static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
508 struct mmc_data *data)
509{
510 struct sunxi_mmc_priv *priv = mmc->priv;
511
512 return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
513}
514
Andre Przywaradad8a8d2022-07-13 17:21:43 +0100515/* .getcd is not needed by the SPL */
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100516static const struct mmc_ops sunxi_mmc_ops = {
Simon Glass87ff0f72017-07-04 13:31:25 -0600517 .send_cmd = sunxi_mmc_send_cmd_legacy,
518 .set_ios = sunxi_mmc_set_ios_legacy,
Siarhei Siamashka253d77d2015-02-01 00:42:14 +0200519 .init = sunxi_mmc_core_init,
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100520};
521
Hans de Goede63deaa82014-10-02 21:13:54 +0200522struct mmc *sunxi_mmc_init(int sdc_no)
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100523{
Simon Glass3a654152017-07-04 13:31:26 -0600524 struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Simon Glass87ff0f72017-07-04 13:31:25 -0600525 struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
526 struct mmc_config *cfg = &priv->cfg;
Simon Glass3a654152017-07-04 13:31:26 -0600527 int ret;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100528
Simon Glass87ff0f72017-07-04 13:31:25 -0600529 memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100530
531 cfg->name = "SUNXI SD/MMC";
532 cfg->ops = &sunxi_mmc_ops;
533
534 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
535 cfg->host_caps = MMC_MODE_4BIT;
Andre Przywaraf2f3a592020-12-18 22:02:11 +0000536
537 if ((IS_ENABLED(CONFIG_MACH_SUN50I) || IS_ENABLED(CONFIG_MACH_SUN8I) ||
538 IS_ENABLED(CONFIG_SUN50I_GEN_H6)) && (sdc_no == 2))
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200539 cfg->host_caps = MMC_MODE_8BIT;
Andre Przywaraf2f3a592020-12-18 22:02:11 +0000540
Rob Herring5fd3edd2015-03-23 17:56:59 -0500541 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100542 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
543
544 cfg->f_min = 400000;
545 cfg->f_max = 52000000;
546
Hans de Goede3d1095f2014-10-31 16:55:02 +0100547 if (mmc_resource_init(sdc_no) != 0)
548 return NULL;
549
Simon Glass3a654152017-07-04 13:31:26 -0600550 /* config ahb clock */
551 debug("init mmc %d clock and io\n", sdc_no);
Andre Przywara068962b2022-10-05 17:54:19 +0100552#if !defined(CONFIG_SUN50I_GEN_H6) && !defined(CONFIG_SUNXI_GEN_NCAT2)
Simon Glass3a654152017-07-04 13:31:26 -0600553 setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
554
555#ifdef CONFIG_SUNXI_GEN_SUN6I
556 /* unassert reset */
557 setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
558#endif
559#if defined(CONFIG_MACH_SUN9I)
560 /* sun9i has a mmc-common module, also set the gate and reset there */
561 writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
562 SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
563#endif
Jernej Skrabecd6da7ab2021-01-11 21:11:35 +0100564#else /* CONFIG_SUN50I_GEN_H6 */
Icenowy Zhenga838a152018-07-21 16:20:29 +0800565 setbits_le32(&ccm->sd_gate_reset, 1 << sdc_no);
566 /* unassert reset */
567 setbits_le32(&ccm->sd_gate_reset, 1 << (RESET_SHIFT + sdc_no));
568#endif
Simon Glass3a654152017-07-04 13:31:26 -0600569 ret = mmc_set_mod_clk(priv, 24000000);
570 if (ret)
571 return NULL;
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100572
Maxime Ripard0cc228e2017-08-23 13:41:33 +0200573 return mmc_create(cfg, priv);
Ian Campbellb4e9f2f2014-05-05 14:42:31 +0100574}
Andre Przywaraf5032592022-07-13 17:21:44 +0100575
576#else /* CONFIG_DM_MMC code below, as used by U-Boot proper */
Simon Glass7484ae72017-07-04 13:31:27 -0600577
578static int sunxi_mmc_set_ios(struct udevice *dev)
579{
Simon Glassfa20e932020-12-03 16:55:20 -0700580 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600581 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
582
583 return sunxi_mmc_set_ios_common(priv, &plat->mmc);
584}
585
586static int sunxi_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
587 struct mmc_data *data)
588{
Simon Glassfa20e932020-12-03 16:55:20 -0700589 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600590 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
591
592 return sunxi_mmc_send_cmd_common(priv, &plat->mmc, cmd, data);
593}
594
595static int sunxi_mmc_getcd(struct udevice *dev)
596{
Andre Przywarad8a29602021-04-21 09:33:04 +0100597 struct mmc *mmc = mmc_get_mmc_dev(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600598 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
599
Andre Przywarad8a29602021-04-21 09:33:04 +0100600 /* If polling, assume that the card is always present. */
601 if ((mmc->cfg->host_caps & MMC_CAP_NONREMOVABLE) ||
602 (mmc->cfg->host_caps & MMC_CAP_NEEDS_POLL))
603 return 1;
604
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +0100605 if (dm_gpio_is_valid(&priv->cd_gpio)) {
606 int cd_state = dm_gpio_get_value(&priv->cd_gpio);
Simon Glass7484ae72017-07-04 13:31:27 -0600607
Andre Przywarad8a29602021-04-21 09:33:04 +0100608 if (mmc->cfg->host_caps & MMC_CAP_CD_ACTIVE_HIGH)
609 return !cd_state;
610 else
611 return cd_state;
Heinrich Schuchardt8dc0a992018-02-01 23:39:19 +0100612 }
Simon Glass7484ae72017-07-04 13:31:27 -0600613 return 1;
614}
615
616static const struct dm_mmc_ops sunxi_mmc_ops = {
617 .send_cmd = sunxi_mmc_send_cmd,
618 .set_ios = sunxi_mmc_set_ios,
619 .get_cd = sunxi_mmc_getcd,
620};
621
Andre Przywara6b12ad82021-01-11 21:11:44 +0100622static unsigned get_mclk_offset(void)
623{
624 if (IS_ENABLED(CONFIG_MACH_SUN9I_A80))
625 return 0x410;
626
Andre Przywara068962b2022-10-05 17:54:19 +0100627 if (IS_ENABLED(CONFIG_SUN50I_GEN_H6) || IS_ENABLED(CONFIG_SUNXI_GEN_NCAT2))
Andre Przywara6b12ad82021-01-11 21:11:44 +0100628 return 0x830;
629
630 return 0x88;
631};
632
Simon Glass7484ae72017-07-04 13:31:27 -0600633static int sunxi_mmc_probe(struct udevice *dev)
634{
635 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700636 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600637 struct sunxi_mmc_priv *priv = dev_get_priv(dev);
Andre Przywara29b533c2019-01-29 15:54:13 +0000638 struct reset_ctl_bulk reset_bulk;
639 struct clk gate_clk;
Simon Glass7484ae72017-07-04 13:31:27 -0600640 struct mmc_config *cfg = &plat->cfg;
641 struct ofnode_phandle_args args;
Andre Przywara29b533c2019-01-29 15:54:13 +0000642 u32 *ccu_reg;
Andre Przywarad8a29602021-04-21 09:33:04 +0100643 int ret;
Simon Glass7484ae72017-07-04 13:31:27 -0600644
645 cfg->name = dev->name;
Simon Glass7484ae72017-07-04 13:31:27 -0600646
647 cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
Andre Przywarad8a29602021-04-21 09:33:04 +0100648 cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
Simon Glass7484ae72017-07-04 13:31:27 -0600649 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
650
651 cfg->f_min = 400000;
652 cfg->f_max = 52000000;
653
Andre Przywarad8a29602021-04-21 09:33:04 +0100654 ret = mmc_of_parse(dev, cfg);
655 if (ret)
656 return ret;
657
Andre Przywara70bbb412021-04-29 09:31:58 +0100658 priv->reg = dev_read_addr_ptr(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600659
660 /* We don't have a sunxi clock driver so find the clock address here */
661 ret = dev_read_phandle_with_args(dev, "clocks", "#clock-cells", 0,
662 1, &args);
663 if (ret)
664 return ret;
Andre Przywara70bbb412021-04-29 09:31:58 +0100665 ccu_reg = (u32 *)(uintptr_t)ofnode_get_addr(args.node);
Simon Glass7484ae72017-07-04 13:31:27 -0600666
Jagan Teki2002b752019-01-09 16:58:39 +0530667 priv->mmc_no = ((uintptr_t)priv->reg - SUNXI_MMC0_BASE) / 0x1000;
Andre Przywara6b12ad82021-01-11 21:11:44 +0100668 priv->mclkreg = (void *)ccu_reg + get_mclk_offset() + priv->mmc_no * 4;
Andre Przywara29b533c2019-01-29 15:54:13 +0000669
670 ret = clk_get_by_name(dev, "ahb", &gate_clk);
671 if (!ret)
672 clk_enable(&gate_clk);
673
674 ret = reset_get_bulk(dev, &reset_bulk);
675 if (!ret)
676 reset_deassert_bulk(&reset_bulk);
Simon Glass7484ae72017-07-04 13:31:27 -0600677
678 ret = mmc_set_mod_clk(priv, 24000000);
679 if (ret)
680 return ret;
681
682 /* This GPIO is optional */
Samuel Hollandb6b35572021-10-20 23:52:57 -0500683 gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
684 GPIOD_IS_IN | GPIOD_PULL_UP);
Simon Glass7484ae72017-07-04 13:31:27 -0600685
686 upriv->mmc = &plat->mmc;
687
688 /* Reset controller */
689 writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
690 udelay(1000);
691
692 return 0;
693}
694
695static int sunxi_mmc_bind(struct udevice *dev)
696{
Simon Glassfa20e932020-12-03 16:55:20 -0700697 struct sunxi_mmc_plat *plat = dev_get_plat(dev);
Simon Glass7484ae72017-07-04 13:31:27 -0600698
699 return mmc_bind(dev, &plat->mmc, &plat->cfg);
700}
701
702static const struct udevice_id sunxi_mmc_ids[] = {
Andre Przywara6b12ad82021-01-11 21:11:44 +0100703 { .compatible = "allwinner,sun4i-a10-mmc" },
704 { .compatible = "allwinner,sun5i-a13-mmc" },
705 { .compatible = "allwinner,sun7i-a20-mmc" },
706 { .compatible = "allwinner,sun8i-a83t-emmc" },
707 { .compatible = "allwinner,sun9i-a80-mmc" },
Samuel Hollanddc64e442023-10-31 00:22:34 -0500708 { .compatible = "allwinner,sun20i-d1-mmc" },
Andre Przywara6b12ad82021-01-11 21:11:44 +0100709 { .compatible = "allwinner,sun50i-a64-mmc" },
710 { .compatible = "allwinner,sun50i-a64-emmc" },
711 { .compatible = "allwinner,sun50i-h6-mmc" },
712 { .compatible = "allwinner,sun50i-h6-emmc" },
713 { .compatible = "allwinner,sun50i-a100-mmc" },
714 { .compatible = "allwinner,sun50i-a100-emmc" },
Jagan Teki2002b752019-01-09 16:58:39 +0530715 { /* sentinel */ }
Simon Glass7484ae72017-07-04 13:31:27 -0600716};
717
718U_BOOT_DRIVER(sunxi_mmc_drv) = {
719 .name = "sunxi_mmc",
720 .id = UCLASS_MMC,
721 .of_match = sunxi_mmc_ids,
722 .bind = sunxi_mmc_bind,
723 .probe = sunxi_mmc_probe,
724 .ops = &sunxi_mmc_ops,
Simon Glass71fa5b42020-12-03 16:55:18 -0700725 .plat_auto = sizeof(struct sunxi_mmc_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -0700726 .priv_auto = sizeof(struct sunxi_mmc_priv),
Simon Glass7484ae72017-07-04 13:31:27 -0600727};
728#endif