blob: 5dd90b47f93941957559f14ede52145b162e7edc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00002/*
3 * Common definitions for LPC32XX board configurations
4 *
Vladimir Zapolskiydb6a14f2015-02-12 00:24:20 +02005 * Copyright (C) 2011-2015 Vladimir Zapolskiy <vz@mleia.com>
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +00006 */
7
8#ifndef _LPC32XX_CONFIG_H
9#define _LPC32XX_CONFIG_H
10
Vladimir Zapolskiydb6a14f2015-02-12 00:24:20 +020011
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000012/* Basic CPU architecture */
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000013
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000014/* UART configuration */
Trevor Woerner0b881ac2021-06-10 22:37:02 -040015#if (CONFIG_CONS_INDEX == 1) || (CONFIG_CONS_INDEX == 2) || \
16 (CONFIG_CONS_INDEX == 7)
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020017#if !defined(CONFIG_LPC32XX_HSUART)
18#define CONFIG_LPC32XX_HSUART
19#endif
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000020#endif
21
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020022#if !defined(CONFIG_SYS_NS16550_CLK)
23#define CONFIG_SYS_NS16550_CLK 13000000
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000024#endif
Vladimir Zapolskiy8bf94502015-12-19 23:29:25 +020025
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000026#define CONFIG_SYS_BAUDRATE_TABLE \
27 { 9600, 19200, 38400, 57600, 115200, 230400, 460800 }
28
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030029/* NAND */
30#if defined(CONFIG_NAND_LPC32XX_SLC)
31#define NAND_LARGE_BLOCK_PAGE_SIZE 0x800
32#define NAND_SMALL_BLOCK_PAGE_SIZE 0x200
33
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030034#if (CONFIG_SYS_NAND_PAGE_SIZE == NAND_LARGE_BLOCK_PAGE_SIZE)
Tom Rinib4213492022-11-12 17:36:51 -050035#define CFG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030036 48, 49, 50, 51, 52, 53, 54, 55, \
37 56, 57, 58, 59, 60, 61, 62, 63, }
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030038#elif (CONFIG_SYS_NAND_PAGE_SIZE == NAND_SMALL_BLOCK_PAGE_SIZE)
Tom Rinib4213492022-11-12 17:36:51 -050039#define CFG_SYS_NAND_ECCPOS { 10, 11, 12, 13, 14, 15, }
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030040#else
41#error "CONFIG_SYS_NAND_PAGE_SIZE set to an invalid value"
42#endif
43
Tom Rinib4213492022-11-12 17:36:51 -050044#define CFG_SYS_NAND_ECCSIZE 0x100
45#define CFG_SYS_NAND_ECCBYTES 3
Vladimir Zapolskiya6e30ef2015-08-11 19:57:09 +030046#endif /* CONFIG_NAND_LPC32XX_SLC */
47
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000048/* NOR Flash */
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000049
Vladimir Zapolskiy69ec0752015-08-12 20:32:08 +030050/* USB OHCI */
51#if defined(CONFIG_USB_OHCI_LPC32XX)
Vladimir Zapolskiy69ec0752015-08-12 20:32:08 +030052#define CONFIG_SYS_USB_OHCI_REGS_BASE USB_BASE
Vladimir Zapolskiy69ec0752015-08-12 20:32:08 +030053#endif
54
Vladimir Zapolskiy6b20ef82012-04-19 04:33:08 +000055#endif /* _LPC32XX_CONFIG_H */