blob: 9baa473bdf46bde92b3b38c56ce81c0c79119562 [file] [log] [blame]
wdenk70ae5b42004-10-10 17:05:18 +00001/*
wdenk20dd2fa2004-11-21 00:06:33 +00002 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
wdenk70ae5b42004-10-10 17:05:18 +00004 *
wdenk20dd2fa2004-11-21 00:06:33 +00005 * (C) Copyright 2004
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * Modified for the CMC PU2 by (C) Copyright 2004 Gary Jennejohn
9 * garyj@denx.de
wdenk70ae5b42004-10-10 17:05:18 +000010 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
31
wdenk20dd2fa2004-11-21 00:06:33 +000032flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
wdenk70ae5b42004-10-10 17:05:18 +000033
wdenk20dd2fa2004-11-21 00:06:33 +000034/*
35 * CPU to flash interface is 32-bit, so make declaration accordingly
36 */
37typedef unsigned short FLASH_PORT_WIDTH;
38typedef volatile unsigned short FLASH_PORT_WIDTHV;
wdenk70ae5b42004-10-10 17:05:18 +000039
wdenk20dd2fa2004-11-21 00:06:33 +000040#define FPW FLASH_PORT_WIDTH
41#define FPWV FLASH_PORT_WIDTHV
wdenk70ae5b42004-10-10 17:05:18 +000042
wdenk20dd2fa2004-11-21 00:06:33 +000043#define FLASH_CYCLE1 0x0555
44#define FLASH_CYCLE2 0x02aa
wdenk70ae5b42004-10-10 17:05:18 +000045
wdenk20dd2fa2004-11-21 00:06:33 +000046/*-----------------------------------------------------------------------
47 * Functions
48 */
49static ulong flash_get_size(FPWV *addr, flash_info_t *info);
50static void flash_reset(flash_info_t *info);
51static int write_word_amd(flash_info_t *info, FPWV *dest, FPW data);
52static flash_info_t *flash_get_info(ulong base);
wdenk70ae5b42004-10-10 17:05:18 +000053
54/*-----------------------------------------------------------------------
wdenk20dd2fa2004-11-21 00:06:33 +000055 * flash_init()
56 *
57 * sets up flash_info and returns size of FLASH (bytes)
wdenk70ae5b42004-10-10 17:05:18 +000058 */
wdenk20dd2fa2004-11-21 00:06:33 +000059unsigned long flash_init (void)
wdenk70ae5b42004-10-10 17:05:18 +000060{
wdenk20dd2fa2004-11-21 00:06:33 +000061 unsigned long size = 0;
62 ulong flashbase = CFG_FLASH_BASE;
wdenk70ae5b42004-10-10 17:05:18 +000063
wdenk20dd2fa2004-11-21 00:06:33 +000064 /* Init: no FLASHes known */
65 memset(&flash_info[0], 0, sizeof(flash_info_t));
wdenk70ae5b42004-10-10 17:05:18 +000066
wdenk20dd2fa2004-11-21 00:06:33 +000067 flash_info[0].size =
68 flash_get_size((FPW *)flashbase, &flash_info[0]);
wdenk70ae5b42004-10-10 17:05:18 +000069
wdenk20dd2fa2004-11-21 00:06:33 +000070 size = flash_info[0].size;
wdenk70ae5b42004-10-10 17:05:18 +000071
wdenk20dd2fa2004-11-21 00:06:33 +000072#if CFG_MONITOR_BASE >= CFG_FLASH_BASE
73 /* monitor protection ON by default */
74 flash_protect(FLAG_PROTECT_SET,
75 CFG_MONITOR_BASE,
76 CFG_MONITOR_BASE+monitor_flash_len-1,
77 flash_get_info(CFG_MONITOR_BASE));
78#endif
wdenk70ae5b42004-10-10 17:05:18 +000079
wdenk20dd2fa2004-11-21 00:06:33 +000080#ifdef CFG_ENV_IS_IN_FLASH
81 /* ENV protection ON by default */
82 flash_protect(FLAG_PROTECT_SET,
83 CFG_ENV_ADDR,
84 CFG_ENV_ADDR+CFG_ENV_SIZE-1,
85 flash_get_info(CFG_ENV_ADDR));
86#endif
wdenk70ae5b42004-10-10 17:05:18 +000087
wdenk20dd2fa2004-11-21 00:06:33 +000088 return size ? size : 1;
wdenk70ae5b42004-10-10 17:05:18 +000089}
90
wdenk20dd2fa2004-11-21 00:06:33 +000091/*-----------------------------------------------------------------------
92 */
93static void flash_reset(flash_info_t *info)
wdenk70ae5b42004-10-10 17:05:18 +000094{
wdenk20dd2fa2004-11-21 00:06:33 +000095 FPWV *base = (FPWV *)(info->start[0]);
wdenk70ae5b42004-10-10 17:05:18 +000096
wdenk20dd2fa2004-11-21 00:06:33 +000097 /* Put FLASH back in read mode */
98 if ((info->flash_id & FLASH_VENDMASK) == FLASH_MAN_INTEL)
99 *base = (FPW)0x00FF00FF; /* Intel Read Mode */
100 else if ((info->flash_id & FLASH_VENDMASK) == FLASH_MAN_AMD)
101 *base = (FPW)0x00F000F0; /* AMD Read Mode */
wdenk70ae5b42004-10-10 17:05:18 +0000102}
103
wdenk20dd2fa2004-11-21 00:06:33 +0000104/*-----------------------------------------------------------------------
105 */
wdenk70ae5b42004-10-10 17:05:18 +0000106
wdenk20dd2fa2004-11-21 00:06:33 +0000107static flash_info_t *flash_get_info(ulong base)
wdenk70ae5b42004-10-10 17:05:18 +0000108{
wdenk20dd2fa2004-11-21 00:06:33 +0000109 int i;
110 flash_info_t * info;
wdenk70ae5b42004-10-10 17:05:18 +0000111
wdenk20dd2fa2004-11-21 00:06:33 +0000112 info = NULL;
113 for (i = 0; i < CFG_MAX_FLASH_BANKS; i ++) {
114 info = & flash_info[i];
115 if (info->size && info->start[0] <= base &&
116 base <= info->start[0] + info->size - 1)
117 break;
wdenk70ae5b42004-10-10 17:05:18 +0000118 }
119
wdenk20dd2fa2004-11-21 00:06:33 +0000120 return i == CFG_MAX_FLASH_BANKS ? 0 : info;
wdenk70ae5b42004-10-10 17:05:18 +0000121}
122
123/*-----------------------------------------------------------------------
124 */
wdenk20dd2fa2004-11-21 00:06:33 +0000125
126void flash_print_info (flash_info_t *info)
wdenk70ae5b42004-10-10 17:05:18 +0000127{
128 int i;
129
wdenk20dd2fa2004-11-21 00:06:33 +0000130 if (info->flash_id == FLASH_UNKNOWN) {
131 printf ("missing or unknown FLASH type\n");
132 return;
133 }
134
wdenk70ae5b42004-10-10 17:05:18 +0000135 switch (info->flash_id & FLASH_VENDMASK) {
wdenk20dd2fa2004-11-21 00:06:33 +0000136 case FLASH_MAN_AMD: printf ("AMD "); break;
137 case FLASH_MAN_BM: printf ("BRIGHT MICRO "); break;
138 case FLASH_MAN_FUJ: printf ("FUJITSU "); break;
139 case FLASH_MAN_SST: printf ("SST "); break;
140 case FLASH_MAN_STM: printf ("STM "); break;
141 case FLASH_MAN_INTEL: printf ("INTEL "); break;
142 default: printf ("Unknown Vendor "); break;
wdenk70ae5b42004-10-10 17:05:18 +0000143 }
144
145 switch (info->flash_id & FLASH_TYPEMASK) {
wdenk20dd2fa2004-11-21 00:06:33 +0000146 case FLASH_S29GL064M:
147 printf ("S29GL064M-R6 (64Mbit, uniform sector size)\n");
wdenk70ae5b42004-10-10 17:05:18 +0000148 break;
149 default:
150 printf ("Unknown Chip Type\n");
wdenk70ae5b42004-10-10 17:05:18 +0000151 break;
152 }
153
154 printf (" Size: %ld MB in %d Sectors\n",
wdenk20dd2fa2004-11-21 00:06:33 +0000155 info->size >> 20,
156 info->sector_count);
wdenk70ae5b42004-10-10 17:05:18 +0000157
158 printf (" Sector Start Addresses:");
wdenk20dd2fa2004-11-21 00:06:33 +0000159
160 for (i=0; i<info->sector_count; ++i) {
wdenk70ae5b42004-10-10 17:05:18 +0000161 if ((i % 5) == 0) {
162 printf ("\n ");
163 }
wdenk20dd2fa2004-11-21 00:06:33 +0000164 printf (" %08lX%s",
165 info->start[i],
wdenk70ae5b42004-10-10 17:05:18 +0000166 info->protect[i] ? " (RO)" : " ");
167 }
168 printf ("\n");
wdenk20dd2fa2004-11-21 00:06:33 +0000169 return;
wdenk70ae5b42004-10-10 17:05:18 +0000170}
171
172/*-----------------------------------------------------------------------
173 */
174
wdenk20dd2fa2004-11-21 00:06:33 +0000175/*
176 * The following code cannot be run from FLASH!
177 */
wdenk70ae5b42004-10-10 17:05:18 +0000178
wdenk20dd2fa2004-11-21 00:06:33 +0000179ulong flash_get_size (FPWV *addr, flash_info_t *info)
180{
181 int i;
182 ulong base = (ulong)addr;
wdenk70ae5b42004-10-10 17:05:18 +0000183
wdenk20dd2fa2004-11-21 00:06:33 +0000184 /* Write auto select command: read Manufacturer ID */
185 /* Write auto select command sequence and test FLASH answer */
186 addr[FLASH_CYCLE1] = (FPW)0x00AA00AA; /* for AMD, Intel ignores this */
187 addr[FLASH_CYCLE2] = (FPW)0x00550055; /* for AMD, Intel ignores this */
188 addr[FLASH_CYCLE1] = (FPW)0x00900090; /* selects Intel or AMD */
wdenk70ae5b42004-10-10 17:05:18 +0000189
wdenk20dd2fa2004-11-21 00:06:33 +0000190 /* The manufacturer codes are only 1 byte, so just use 1 byte.
191 * This works for any bus width and any FLASH device width.
wdenk70ae5b42004-10-10 17:05:18 +0000192 */
wdenk20dd2fa2004-11-21 00:06:33 +0000193 udelay(100);
194 switch (addr[0] & 0xff) {
wdenk70ae5b42004-10-10 17:05:18 +0000195
wdenk20dd2fa2004-11-21 00:06:33 +0000196 case (uchar)AMD_MANUFACT:
197 printf ("Manufacturer: AMD (Spansion)\n");
198 info->flash_id = FLASH_MAN_AMD;
199 break;
wdenk70ae5b42004-10-10 17:05:18 +0000200
wdenk20dd2fa2004-11-21 00:06:33 +0000201 case (uchar)INTEL_MANUFACT:
202 printf ("Manufacturer: Intel (not supported yet)\n");
203 info->flash_id = FLASH_MAN_INTEL;
204 break;
wdenk70ae5b42004-10-10 17:05:18 +0000205
wdenk20dd2fa2004-11-21 00:06:33 +0000206 default:
207 info->flash_id = FLASH_UNKNOWN;
208 info->sector_count = 0;
209 info->size = 0;
210 break;
211 }
wdenk70ae5b42004-10-10 17:05:18 +0000212
wdenk20dd2fa2004-11-21 00:06:33 +0000213 /* Check 16 bits or 32 bits of ID so work on 32 or 16 bit bus. */
214 if (info->flash_id != FLASH_UNKNOWN) switch ((FPW)addr[1]) {
wdenk70ae5b42004-10-10 17:05:18 +0000215
wdenk20dd2fa2004-11-21 00:06:33 +0000216 case AMD_ID_MIRROR:
217 printf ("Mirror Bit flash: addr[14] = %08X addr[15] = %08X\n",
218 addr[14], addr[15]);
wdenk70ae5b42004-10-10 17:05:18 +0000219
wdenk20dd2fa2004-11-21 00:06:33 +0000220 switch(addr[14] & 0xffff) {
221 case (AMD_ID_GL064M_2 & 0xffff):
222 if (addr[15] != (AMD_ID_GL064M_3 & 0xffff)) {
223 printf ("Chip: S29GLxxxM -> unknown\n");
224 info->flash_id = FLASH_UNKNOWN;
225 info->sector_count = 0;
226 info->size = 0;
227 } else {
228 printf ("Chip: S29GL064M-R6\n");
229 info->flash_id += FLASH_S29GL064M;
230 info->sector_count = 128;
231 info->size = 0x00800000;
232 for (i = 0; i < info->sector_count; i++) {
233 info->start[i] = base;
234 base += 0x10000;
wdenk70ae5b42004-10-10 17:05:18 +0000235 }
wdenk70ae5b42004-10-10 17:05:18 +0000236 }
wdenk20dd2fa2004-11-21 00:06:33 +0000237 break; /* => 16 MB */
238 default:
239 printf ("Chip: *** unknown ***\n");
240 info->flash_id = FLASH_UNKNOWN;
241 info->sector_count = 0;
242 info->size = 0;
243 break;
wdenk70ae5b42004-10-10 17:05:18 +0000244 }
wdenk20dd2fa2004-11-21 00:06:33 +0000245 break;
wdenk70ae5b42004-10-10 17:05:18 +0000246
wdenk20dd2fa2004-11-21 00:06:33 +0000247 default:
248 info->flash_id = FLASH_UNKNOWN;
249 info->sector_count = 0;
250 info->size = 0;
251 }
wdenk70ae5b42004-10-10 17:05:18 +0000252
wdenk20dd2fa2004-11-21 00:06:33 +0000253 /* Put FLASH back in read mode */
254 flash_reset(info);
wdenk70ae5b42004-10-10 17:05:18 +0000255
wdenk20dd2fa2004-11-21 00:06:33 +0000256 return (info->size);
wdenk70ae5b42004-10-10 17:05:18 +0000257}
258
259/*-----------------------------------------------------------------------
wdenk70ae5b42004-10-10 17:05:18 +0000260 */
261
wdenk20dd2fa2004-11-21 00:06:33 +0000262int flash_erase (flash_info_t *info, int s_first, int s_last)
wdenk70ae5b42004-10-10 17:05:18 +0000263{
wdenk20dd2fa2004-11-21 00:06:33 +0000264 FPWV *addr = (FPWV *)(info->start[0]);
265 int flag, prot, sect, l_sect;
266 ulong start, now, last;
wdenk70ae5b42004-10-10 17:05:18 +0000267
wdenk20dd2fa2004-11-21 00:06:33 +0000268 printf ("flash_erase: first: %d last: %d\n", s_first, s_last);
wdenk70ae5b42004-10-10 17:05:18 +0000269
wdenk20dd2fa2004-11-21 00:06:33 +0000270 if ((s_first < 0) || (s_first > s_last)) {
271 if (info->flash_id == FLASH_UNKNOWN) {
272 printf ("- missing\n");
273 } else {
274 printf ("- no sectors to erase\n");
275 }
276 return 1;
277 }
wdenk70ae5b42004-10-10 17:05:18 +0000278
wdenk20dd2fa2004-11-21 00:06:33 +0000279 if ((info->flash_id == FLASH_UNKNOWN) ||
280 (info->flash_id > FLASH_AMD_COMP)) {
281 printf ("Can't erase unknown flash type %08lx - aborted\n",
282 info->flash_id);
283 return 1;
284 }
wdenk70ae5b42004-10-10 17:05:18 +0000285
wdenk20dd2fa2004-11-21 00:06:33 +0000286 prot = 0;
287 for (sect=s_first; sect<=s_last; ++sect) {
288 if (info->protect[sect]) {
289 prot++;
290 }
291 }
292
293 if (prot) {
294 printf ("- Warning: %d protected sectors will not be erased!\n",
295 prot);
296 } else {
297 printf ("\n");
298 }
wdenk70ae5b42004-10-10 17:05:18 +0000299
wdenk20dd2fa2004-11-21 00:06:33 +0000300 l_sect = -1;
wdenk70ae5b42004-10-10 17:05:18 +0000301
wdenk20dd2fa2004-11-21 00:06:33 +0000302 /* Disable interrupts which might cause a timeout here */
303 flag = disable_interrupts();
wdenk70ae5b42004-10-10 17:05:18 +0000304
wdenk20dd2fa2004-11-21 00:06:33 +0000305 addr[0x0555] = 0x00AA;
306 addr[0x02AA] = 0x0055;
307 addr[0x0555] = 0x0080;
308 addr[0x0555] = 0x00AA;
309 addr[0x02AA] = 0x0055;
310
311 /* Start erase on unprotected sectors */
312 for (sect = s_first; sect<=s_last; sect++) {
313 if (info->protect[sect] == 0) { /* not protected */
314 addr = (FPWV *)(info->start[sect]);
315 addr[0] = 0x0030;
316 l_sect = sect;
wdenk70ae5b42004-10-10 17:05:18 +0000317 }
wdenk20dd2fa2004-11-21 00:06:33 +0000318 }
wdenk70ae5b42004-10-10 17:05:18 +0000319
wdenk20dd2fa2004-11-21 00:06:33 +0000320 /* re-enable interrupts if necessary */
321 if (flag)
322 enable_interrupts();
wdenk70ae5b42004-10-10 17:05:18 +0000323
wdenk20dd2fa2004-11-21 00:06:33 +0000324 /* wait at least 80us - let's wait 1 ms */
325 udelay (1000);
wdenk70ae5b42004-10-10 17:05:18 +0000326
wdenk20dd2fa2004-11-21 00:06:33 +0000327 /*
328 * We wait for the last triggered sector
329 */
330 if (l_sect < 0)
331 goto DONE;
wdenk70ae5b42004-10-10 17:05:18 +0000332
wdenk20dd2fa2004-11-21 00:06:33 +0000333 start = get_timer (0);
334 last = start;
335 addr = (FPWV *)(info->start[l_sect]);
336 while ((addr[0] & 0x00000080) != 0x00000080) {
337 if ((now = get_timer(start)) > CFG_FLASH_ERASE_TOUT) {
338 printf ("Timeout\n");
339 return 1;
340 }
341 /* show that we're waiting */
342 if ((now - last) > 1000) { /* every second */
343 putc ('.');
344 last = now;
345 }
346 }
wdenk70ae5b42004-10-10 17:05:18 +0000347
wdenk20dd2fa2004-11-21 00:06:33 +0000348DONE:
349 /* reset to read mode */
350 addr = (FPWV *)info->start[0];
351 addr[0] = 0x000000F0; /* reset bank */
wdenk70ae5b42004-10-10 17:05:18 +0000352
wdenk20dd2fa2004-11-21 00:06:33 +0000353 printf (" done\n");
354 return 0;
wdenk70ae5b42004-10-10 17:05:18 +0000355}
356
357/*-----------------------------------------------------------------------
wdenk20dd2fa2004-11-21 00:06:33 +0000358 * Copy memory to flash, returns:
359 * 0 - OK
360 * 1 - write timeout
361 * 2 - Flash not erased
wdenk70ae5b42004-10-10 17:05:18 +0000362 */
363
wdenk20dd2fa2004-11-21 00:06:33 +0000364int write_buff (flash_info_t *info, uchar *src, ulong addr, ulong cnt)
wdenk70ae5b42004-10-10 17:05:18 +0000365{
366 ulong wp, data;
367 int rc;
368
369 if (addr & 1) {
370 printf ("unaligned destination not supported\n");
371 return ERR_ALIGN;
372 };
373
374 if ((int) src & 1) {
375 printf ("unaligned source not supported\n");
376 return ERR_ALIGN;
377 };
378
379 wp = addr;
380
381 while (cnt >= 2) {
wdenk20dd2fa2004-11-21 00:06:33 +0000382 data = *((FPWV *)src);
383 if ((rc = write_word_amd(info, (FPW *)wp, data)) != 0) {
wdenk70ae5b42004-10-10 17:05:18 +0000384 return (rc);
385 }
386 src += 2;
387 wp += 2;
388 cnt -= 2;
389 }
390
wdenk20dd2fa2004-11-21 00:06:33 +0000391 if (cnt == 0) {
392 return (0);
393 }
394
wdenk70ae5b42004-10-10 17:05:18 +0000395 if (cnt == 1) {
wdenk20dd2fa2004-11-21 00:06:33 +0000396 data = (*((volatile u8 *) src)) | (*((volatile u8 *) (wp + 1))
397 << 8);
398 if ((rc = write_word_amd(info, (FPW *)wp, data)) != 0) {
wdenk70ae5b42004-10-10 17:05:18 +0000399 return (rc);
400 }
401 src += 1;
402 wp += 1;
403 cnt -= 1;
wdenk20dd2fa2004-11-21 00:06:33 +0000404 }
wdenk70ae5b42004-10-10 17:05:18 +0000405
406 return ERR_OK;
407}
wdenk20dd2fa2004-11-21 00:06:33 +0000408
409/*-----------------------------------------------------------------------
410 * Write a word to Flash for AMD FLASH
411 * A word is 16 or 32 bits, whichever the bus width of the flash bank
412 * (not an individual chip) is.
413 *
414 * returns:
415 * 0 - OK
416 * 1 - write timeout
417 * 2 - Flash not erased
418 */
419static int write_word_amd (flash_info_t *info, FPWV *dest, FPW data)
420{
421 ulong start;
422 int flag;
423 FPWV *base; /* first address in flash bank */
424
425 /* Check if Flash is (sufficiently) erased */
426 if ((*dest & data) != data) {
427 return (2);
428 }
429
430 base = (FPWV *)(info->start[0]);
431
432 /* Disable interrupts which might cause a timeout here */
433 flag = disable_interrupts();
434
435 base[FLASH_CYCLE1] = (FPW)0x00AA00AA; /* unlock */
436 base[FLASH_CYCLE2] = (FPW)0x00550055; /* unlock */
437 base[FLASH_CYCLE1] = (FPW)0x00A000A0; /* selects program mode */
438
439 *dest = data; /* start programming the data */
440
441 /* re-enable interrupts if necessary */
442 if (flag)
443 enable_interrupts();
444
445 start = get_timer (0);
446
447 /* data polling for D7 */
448 while ((*dest & (FPW)0x00000080) != (data & (FPW)0x00000080)) {
449 if (get_timer(start) > CFG_FLASH_WRITE_TOUT) {
450 *dest = (FPW)0x000000F0; /* reset bank */
451 return (1);
452 }
453 }
454 return (0);
455}