blob: 241bf65f307d75a4e8300de5816f68c4cddd32e3 [file] [log] [blame]
Stefan Roese181e06b2012-05-30 22:59:08 +00001/*
2 * (C) Copyright 2009
3 * Vipin Kumar, STMicroelectronics, <vipin.kumar@st.com>
4 *
5 * Copyright (C) 2012 Stefan Roese <sr@denx.de>
6 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese181e06b2012-05-30 22:59:08 +00008 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 * (easy to change)
16 */
17#define CONFIG_SPEAR600 /* SPEAr600 SoC */
18#define CONFIG_X600 /* on X600 board */
Stefan Roeseca3f3f32015-02-03 08:27:21 +010019#define CONFIG_SYS_GENERIC_BOARD
Stefan Roese181e06b2012-05-30 22:59:08 +000020
21#include <asm/arch/hardware.h>
22
23/* Timer, HZ specific defines */
Stefan Roese181e06b2012-05-30 22:59:08 +000024#define CONFIG_SYS_HZ_CLOCK 8300000
25
26#define CONFIG_SYS_TEXT_BASE 0x00800040
27#define CONFIG_SYS_FLASH_BASE 0xf8000000
28/* Reserve 8KiB for SPL */
29#define CONFIG_SPL_PAD_TO 8192 /* decimal for 'dd' */
30#define CONFIG_SYS_SPL_LEN CONFIG_SPL_PAD_TO
31#define CONFIG_SYS_UBOOT_BASE (CONFIG_SYS_FLASH_BASE + \
32 CONFIG_SYS_SPL_LEN)
33#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
34#define CONFIG_SYS_MONITOR_LEN 0x60000
35
36#define CONFIG_ENV_IS_IN_FLASH
37
38/* Serial Configuration (PL011) */
39#define CONFIG_SYS_SERIAL0 0xD0000000
40#define CONFIG_SYS_SERIAL1 0xD0080000
41#define CONFIG_PL01x_PORTS { (void *)CONFIG_SYS_SERIAL0, \
42 (void *)CONFIG_SYS_SERIAL1 }
43#define CONFIG_PL011_SERIAL
44#define CONFIG_PL011_CLOCK (48 * 1000 * 1000)
45#define CONFIG_CONS_INDEX 0
46#define CONFIG_BAUDRATE 115200
47#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, \
48 57600, 115200 }
49#define CONFIG_SYS_LOADS_BAUD_CHANGE
50
51/* NOR FLASH config options */
52#define CONFIG_ST_SMI
53#define CONFIG_SYS_MAX_FLASH_BANKS 1
54#define CONFIG_SYS_FLASH_BANK_SIZE 0x01000000
55#define CONFIG_SYS_FLASH_ADDR_BASE { CONFIG_SYS_FLASH_BASE }
56#define CONFIG_SYS_MAX_FLASH_SECT 128
57#define CONFIG_SYS_FLASH_EMPTY_INFO
58#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * CONFIG_SYS_HZ)
59#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * CONFIG_SYS_HZ)
60
61/* NAND FLASH config options */
62#define CONFIG_NAND_FSMC
63#define CONFIG_SYS_NAND_SELF_INIT
64#define CONFIG_SYS_MAX_NAND_DEVICE 1
65#define CONFIG_SYS_NAND_BASE CONFIG_FSMC_NAND_BASE
66#define CONFIG_MTD_ECC_SOFT
67#define CONFIG_SYS_FSMC_NAND_8BIT
68#define CONFIG_SYS_NAND_ONFI_DETECTION
69
70/* UBI/UBI config options */
71#define CONFIG_MTD_DEVICE
72#define CONFIG_MTD_PARTITIONS
73#define CONFIG_RBTREE
74
75/* Ethernet config options */
76#define CONFIG_MII
77#define CONFIG_DESIGNWARE_ETH
Stefan Roese181e06b2012-05-30 22:59:08 +000078#define CONFIG_NET_MULTI
Tom Rinid35fafb2014-02-07 08:52:06 -050079#define CONFIG_PHYLIB
Stefan Roese181e06b2012-05-30 22:59:08 +000080#define CONFIG_PHY_RESET_DELAY 10000 /* in usec */
Stefan Roese181e06b2012-05-30 22:59:08 +000081#define CONFIG_PHY_ADDR 0 /* PHY address */
82#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
83
84#define CONFIG_SPEAR_GPIO
85
86/* I2C config options */
Stefan Roeseef6073e2014-10-28 12:12:00 +010087#define CONFIG_SYS_I2C
88#define CONFIG_SYS_I2C_DW
Alexey Brodkind7e3a0c2014-02-10 12:20:11 +040089#define CONFIG_SYS_I2C_BASE 0xD0200000
Stefan Roese181e06b2012-05-30 22:59:08 +000090#define CONFIG_SYS_I2C_SPEED 400000
91#define CONFIG_SYS_I2C_SLAVE 0x02
92#define CONFIG_I2C_CHIPADDRESS 0x50
93
94#define CONFIG_RTC_M41T62 1
95#define CONFIG_SYS_I2C_RTC_ADDR 0x68
96
97/* FPGA config options */
98#define CONFIG_FPGA
99#define CONFIG_FPGA_XILINX
100#define CONFIG_FPGA_SPARTAN3
101#define CONFIG_FPGA_COUNT 1
102
103/*
104 * Command support defines
105 */
106#define CONFIG_CMD_CACHE
107#define CONFIG_CMD_DATE
108#define CONFIG_CMD_DHCP
109#define CONFIG_CMD_ENV
110#define CONFIG_CMD_FPGA
Siva Durga Prasad Paladuguadc11de2014-03-14 16:35:38 +0530111#define CONFIG_CMD_FPGA_LOADMK
Stefan Roese181e06b2012-05-30 22:59:08 +0000112#define CONFIG_CMD_GPIO
113#define CONFIG_CMD_I2C
114#define CONFIG_CMD_MEMORY
115#define CONFIG_CMD_MII
116#define CONFIG_CMD_MTDPARTS
117#define CONFIG_CMD_NAND
118#define CONFIG_CMD_NET
119#define CONFIG_CMD_PING
120#define CONFIG_CMD_RUN
121#define CONFIG_CMD_SAVES
122#define CONFIG_CMD_UBI
123#define CONFIG_CMD_UBIFS
124#define CONFIG_LZO
125
126/* This must be included AFTER the definition of CONFIG_COMMANDS (if any) */
127#include <config_cmd_default.h>
128
129#define CONFIG_BOOTDELAY 3
130
131#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
132#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
133
134/*
135 * U-Boot Environment placing definitions.
136 */
137#define CONFIG_ENV_SECT_SIZE 0x00010000
138#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
139 CONFIG_SYS_MONITOR_LEN)
140#define CONFIG_ENV_SIZE 0x02000
141#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
142 CONFIG_ENV_SECT_SIZE)
143#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
144
145/* Miscellaneous configurable options */
146#define CONFIG_ARCH_CPU_INIT
147#define CONFIG_DISPLAY_CPUINFO
148#define CONFIG_BOOT_PARAMS_ADDR 0x00000100
149#define CONFIG_CMDLINE_TAG
150#define CONFIG_OF_LIBFDT /* enable passing of devicetree */
151#define CONFIG_SETUP_MEMORY_TAGS
152#define CONFIG_MISC_INIT_R
153#define CONFIG_BOARD_LATE_INIT
154#define CONFIG_LOOPW /* enable loopw command */
155#define CONFIG_MX_CYCLIC /* enable mdc/mwc commands */
156#define CONFIG_ZERO_BOOTDELAY_CHECK
157#define CONFIG_AUTOBOOT_KEYED
158#define CONFIG_AUTOBOOT_STOP_STR " "
159#define CONFIG_AUTOBOOT_PROMPT \
160 "Hit SPACE in %d seconds to stop autoboot.\n", bootdelay
161
162#define CONFIG_SYS_MEMTEST_START 0x00800000
163#define CONFIG_SYS_MEMTEST_END 0x04000000
164#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
165#define CONFIG_IDENT_STRING "-SPEAr"
166#define CONFIG_SYS_LONGHELP
167#define CONFIG_SYS_PROMPT "X600> "
168#define CONFIG_CMDLINE_EDITING
169#define CONFIG_SYS_CBSIZE 256
170#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
171 sizeof(CONFIG_SYS_PROMPT) + 16)
172#define CONFIG_SYS_MAXARGS 16
173#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
174#define CONFIG_SYS_LOAD_ADDR 0x00800000
175#define CONFIG_SYS_CONSOLE_INFO_QUIET
Stefan Roese181e06b2012-05-30 22:59:08 +0000176
177/* Use last 2 lwords in internal SRAM for bootcounter */
178#define CONFIG_BOOTCOUNT_LIMIT
179#define CONFIG_SYS_BOOTCOUNT_ADDR 0xd2801ff8
180
181#define CONFIG_HOSTNAME x600
182#define CONFIG_UBI_PART ubi0
183#define CONFIG_UBIFS_VOLUME rootfs
184
Stefan Roese181e06b2012-05-30 22:59:08 +0000185#define MTDIDS_DEFAULT "nand0=nand"
186#define MTDPARTS_DEFAULT "mtdparts=nand:64M(ubi0),64M(ubi1)"
187
188#define CONFIG_EXTRA_ENV_SETTINGS \
189 "u-boot_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200190 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.spr\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000191 "load=tftp ${u-boot_addr} ${u-boot}\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200192 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
193 " +${filesize};" \
194 "erase " __stringify(CONFIG_SYS_MONITOR_BASE) " +${filesize};" \
195 "cp.b ${u-boot_addr} " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000196 " ${filesize};" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200197 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE) \
Stefan Roese181e06b2012-05-30 22:59:08 +0000198 " +${filesize}\0" \
199 "upd=run load update\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200200 "ubifs=" __stringify(CONFIG_HOSTNAME) "/ubifs.img\0" \
201 "part=" __stringify(CONFIG_UBI_PART) "\0" \
202 "vol=" __stringify(CONFIG_UBIFS_VOLUME) "\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000203 "load_ubifs=tftp ${kernel_addr} ${ubifs}\0" \
204 "update_ubifs=ubi part ${part};ubi write ${kernel_addr} ${vol}" \
205 " ${filesize}\0" \
206 "upd_ubifs=run load_ubifs update_ubifs\0" \
207 "init_ubifs=nand erase.part ubi0;ubi part ${part};" \
208 "ubi create ${vol} 4000000\0" \
209 "netdev=eth0\0" \
210 "rootpath=/opt/eldk-4.2/arm\0" \
211 "nfsargs=setenv bootargs root=/dev/nfs rw " \
212 "nfsroot=${serverip}:${rootpath}\0" \
213 "ramargs=setenv bootargs root=/dev/ram rw\0" \
214 "boot_part=0\0" \
215 "altbootcmd=if test $boot_part -eq 0;then " \
216 "echo Switching to partition 1!;" \
217 "setenv boot_part 1;" \
218 "else; " \
219 "echo Switching to partition 0!;" \
220 "setenv boot_part 0;" \
221 "fi;" \
222 "saveenv;boot\0" \
223 "ubifsargs=set bootargs ubi.mtd=ubi${boot_part} " \
224 "root=ubi0:rootfs rootfstype=ubifs\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200225 "kernel=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000226 "kernel_fs=/boot/uImage \0" \
227 "kernel_addr=1000000\0" \
Anatolij Gustschinc9d1bac2014-10-24 20:13:51 +0200228 "dtb=" __stringify(CONFIG_HOSTNAME) "/" \
229 __stringify(CONFIG_HOSTNAME) ".dtb\0" \
230 "dtb_fs=/boot/" __stringify(CONFIG_HOSTNAME) ".dtb\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000231 "dtb_addr=1800000\0" \
232 "load_kernel=tftp ${kernel_addr} ${kernel}\0" \
233 "load_dtb=tftp ${dtb_addr} ${dtb}\0" \
234 "addip=setenv bootargs ${bootargs} " \
235 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
236 ":${hostname}:${netdev}:off panic=1\0" \
237 "addcon=setenv bootargs ${bootargs} console=ttyAMA0," \
238 "${baudrate}\0" \
239 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
240 "net_nfs=run load_dtb load_kernel; " \
241 "run nfsargs addip addcon addmtd addmisc;" \
242 "bootm ${kernel_addr} - ${dtb_addr}\0" \
243 "mtdids=" MTDIDS_DEFAULT "\0" \
244 "mtdparts=" MTDPARTS_DEFAULT "\0" \
245 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip" \
246 " addcon addmisc addmtd;" \
247 "bootm ${kernel_addr} - ${dtb_addr}\0" \
Joe Hershberger108458a2012-11-01 16:54:18 +0000248 "ubifs_mount=ubi part ubi${boot_part};ubifsmount ubi:rootfs\0" \
Stefan Roese181e06b2012-05-30 22:59:08 +0000249 "ubifs_load=ubifsload ${kernel_addr} ${kernel_fs};" \
250 "ubifsload ${dtb_addr} ${dtb_fs};\0" \
251 "nand_ubifs=run ubifs_mount ubifs_load ubifsargs addip addcon " \
252 "addmtd addmisc;bootm ${kernel_addr} - ${dtb_addr}\0" \
253 "bootcmd=run nand_ubifs\0" \
254 "\0"
255
256/* Stack sizes */
257#define CONFIG_STACKSIZE (512 * 1024)
258
259/* Physical Memory Map */
260#define CONFIG_NR_DRAM_BANKS 1
261#define PHYS_SDRAM_1 0x00000000
262#define PHYS_SDRAM_1_MAXSIZE 0x40000000
263
264#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
265#define CONFIG_SYS_INIT_RAM_ADDR 0xD2800000
266#define CONFIG_SYS_INIT_RAM_SIZE 0x2000
267
268#define CONFIG_SYS_INIT_SP_OFFSET \
269 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
270
271#define CONFIG_SYS_INIT_SP_ADDR \
272 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
273
274/*
275 * SPL related defines
276 */
Stefan Roese181e06b2012-05-30 22:59:08 +0000277#define CONFIG_SPL_TEXT_BASE 0xd2800b00
278#define CONFIG_SPL_START_S_PATH "arch/arm/cpu/arm926ejs/spear"
279#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/arm926ejs/spear/u-boot-spl.lds"
280
281#define CONFIG_SPL_SERIAL_SUPPORT
282#define CONFIG_SPL_LIBCOMMON_SUPPORT /* image.c */
283#define CONFIG_SPL_LIBGENERIC_SUPPORT /* string.c */
284#define CONFIG_SPL_NO_PRINTF
285
286/*
287 * Please select/define only one of the following
288 * Each definition corresponds to a supported DDR chip.
289 * DDR configuration is based on the following selection
290 */
291#define CONFIG_DDR_MT47H64M16 1
292#define CONFIG_DDR_MT47H32M16 0
293#define CONFIG_DDR_MT47H128M8 0
294
295/*
296 * Synchronous/Asynchronous operation of DDR
297 *
298 * Select CONFIG_DDR_2HCLK for DDR clk = 333MHz, synchronous operation
299 * Select CONFIG_DDR_HCLK for DDR clk = 166MHz, synchronous operation
300 * Select CONFIG_DDR_PLL2 for DDR clk = PLL2, asynchronous operation
301 */
302#define CONFIG_DDR_2HCLK 1
303#define CONFIG_DDR_HCLK 0
304#define CONFIG_DDR_PLL2 0
305
306/*
307 * xxx_BOOT_SUPPORTED macro defines whether a booting type is supported
308 * or not. Modify/Add to only these macros to define new boot types
309 */
310#define USB_BOOT_SUPPORTED 0
311#define PCIE_BOOT_SUPPORTED 0
312#define SNOR_BOOT_SUPPORTED 1
313#define NAND_BOOT_SUPPORTED 1
314#define PNOR_BOOT_SUPPORTED 0
315#define TFTP_BOOT_SUPPORTED 0
316#define UART_BOOT_SUPPORTED 0
317#define SPI_BOOT_SUPPORTED 0
318#define I2C_BOOT_SUPPORTED 0
319#define MMC_BOOT_SUPPORTED 0
320
321#endif /* __CONFIG_H */