blob: 387596d6b304b6bb84efce3af4c371437b15d52e [file] [log] [blame]
Daniel Hellstrome045a4c2008-03-26 23:34:47 +01001/* Configuration header file for Gaisler Research AB's Template
2 * design (GPL Open Source SPARC/LEON3 96MHz) for Altera NIOS
3 * Development board Stratix II edition, with the FPGA device
4 * EP2S60.
5 *
6 * (C) Copyright 2003-2005
7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 *
9 * (C) Copyright 2008
10 * Daniel Hellstrom, Gaisler Research, daniel@gaisler.com.
11 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020012 * SPDX-License-Identifier: GPL-2.0+
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010013 */
14
15#ifndef __CONFIG_H__
16#define __CONFIG_H__
17
18/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010023/* Altera NIOS Development board, Stratix II board */
Wolfgang Denka1be4762008-05-20 16:00:29 +020024#define CONFIG_GR_EP2S60 1
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010025
26/* CPU / AMBA BUS configuration */
Wolfgang Denka1be4762008-05-20 16:00:29 +020027#define CONFIG_SYS_CLK_FREQ 96000000 /* 96MHz */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010028
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010029/* Define this is the GR-2S60-MEZZ mezzanine is available and you
30 * want to use the USB and GRETH functionality of the board
31 */
32#undef GR_2S60_MEZZ
33
34#ifdef GR_2S60_MEZZ
35#define USE_GRETH 1
36#define USE_GRUSB 1
37#endif
38
39/*
40 * Serial console configuration
41 */
42#define CONFIG_BAUDRATE 38400 /* ... at 38400 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010044
45/* Partitions */
46#define CONFIG_DOS_PARTITION
47#define CONFIG_MAC_PARTITION
48#define CONFIG_ISO_PARTITION
49
50/*
51 * Supported commands
52 */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010053#define CONFIG_CMD_REGINFO
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010054#define CONFIG_CMD_PING
55#define CONFIG_CMD_DIAG
56#define CONFIG_CMD_IRQ
57
58/* USB support */
59#if USE_GRUSB
60#define CONFIG_USB_UHCI
61#define CONFIG_CMD_FAT
62#define CONFIG_CMD_EXT2
63#define CONFIG_CMD_USB
64#define CONFIG_USB_STORAGE
65/* Enable needed helper functions */
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +020066#define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010067#endif
68
69/*
70 * Autobooting
71 */
72#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
73
74#define CONFIG_PREBOOT "echo;" \
75 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
76 "echo"
77
78#undef CONFIG_BOOTARGS
79
80#define CONFIG_EXTRA_ENV_SETTINGS \
81 "netdev=eth0\0" \
82 "nfsargs=setenv bootargs console=ttyS0,38400 root=/dev/nfs rw " \
83 "nfsroot=${serverip}:${rootpath}\0" \
84 "ramargs=setenv bootargs console=ttyS0,${baudrate} root=/dev/ram rw\0" \
85 "addip=setenv bootargs ${bootargs} " \
86 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
87 ":${hostname}:${netdev}:off panic=1\0" \
88 "flash_nfs=run nfsargs addip;" \
89 "bootm ${kernel_addr}\0" \
90 "flash_self=run ramargs addip;" \
91 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
92 "net_nfs=tftp 40000000 ${bootfile};run nfsargs addip;bootm\0" \
93 "scratch=40800000\0" \
Mike Frysingerc3c6bf12011-10-12 19:47:51 +000094 "getkernel=tftpboot $(scratch) $(bootfile)\0" \
Daniel Hellstrome045a4c2008-03-26 23:34:47 +010095 "bootargs=console=ttyS0,38400 root=/dev/nfs rw nfsroot=192.168.0.20:/export/rootfs ip=192.168.0.207:192.168.0.20:192.168.0.1:255.255.255.0:ml401:eth0\0" \
96 ""
97
98#define CONFIG_NETMASK 255.255.255.0
99#define CONFIG_GATEWAYIP 192.168.0.1
100#define CONFIG_SERVERIP 192.168.0.20
101#define CONFIG_IPADDR 192.168.0.207
Joe Hershberger257ff782011-10-13 13:03:47 +0000102#define CONFIG_ROOTPATH "/export/rootfs"
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100103#define CONFIG_HOSTNAME ml401
Joe Hershbergere4da2482011-10-13 13:03:48 +0000104#define CONFIG_BOOTFILE "/uImage"
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100105
106#define CONFIG_BOOTCOMMAND "run flash_self"
107
108/* Memory MAP
109 *
110 * Flash:
111 * |--------------------------------|
112 * | 0x00000000 Text & Data & BSS | *
113 * | for Monitor | *
114 * | ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~| *
115 * | UNUSED / Growth | * 256kb
116 * |--------------------------------|
117 * | 0x00050000 Base custom area | *
118 * | kernel / FS | *
119 * | | * Rest of Flash
120 * |~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~|
121 * | END-0x00008000 Environment | * 32kb
122 * |--------------------------------|
123 *
124 *
125 *
126 * Main Memory:
127 * |--------------------------------|
128 * | UNUSED / scratch area |
129 * | |
130 * | |
131 * | |
132 * | |
133 * |--------------------------------|
134 * | Monitor .Text / .DATA / .BSS | * 512kb
135 * | Relocated! | *
136 * |--------------------------------|
137 * | Monitor Malloc | * 128kb (contains relocated environment)
138 * |--------------------------------|
139 * | Monitor/kernel STACK | * 64kb
140 * |--------------------------------|
141 * | Page Table for MMU systems | * 2k
142 * |--------------------------------|
143 * | PROM Code accessed from Linux | * 6kb-128b
144 * |--------------------------------|
145 * | Global data (avail from kernel)| * 128b
146 * |--------------------------------|
147 *
148 */
149
150/*
151 * Flash configuration (8,16 or 32 MB)
152 * TEXT base always at 0xFFF00000
153 * ENV_ADDR always at 0xFFF40000
154 * FLASH_BASE at 0xFC000000 for 64 MB
155 * 0xFE000000 for 32 MB
156 * 0xFF000000 for 16 MB
157 * 0xFF800000 for 8 MB
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159/*#define CONFIG_SYS_NO_FLASH 1*/
160#define CONFIG_SYS_FLASH_BASE 0x00000000
161#define CONFIG_SYS_FLASH_SIZE 0x00400000 /* FPGA Bit file is in top of FLASH, we only ues the bottom 4Mb */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100162
163#define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
165#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
168#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
169#define CONFIG_SYS_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
170#define CONFIG_SYS_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
171#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100172
173/*** CFI CONFIG ***/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200175#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176#define CONFIG_SYS_FLASH_CFI
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100177/* Bypass cache when reading regs from flash memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_FLASH_CFI_BYPASS_READ
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100179/* Buffered writes (32byte/go) instead of single accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100181
182/*
183 * Environment settings
184 */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200185/*#define CONFIG_ENV_IS_NOWHERE 1*/
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200186#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200187/* CONFIG_ENV_ADDR need to be at sector boundary */
188#define CONFIG_ENV_SIZE 0x8000
189#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_FLASH_SIZE-CONFIG_ENV_SECT_SIZE)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100191#define CONFIG_ENV_OVERWRITE 1
192
193/*
194 * Memory map
195 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_SDRAM_BASE 0x40000000
197#define CONFIG_SYS_SDRAM_SIZE 0x02000000
198#define CONFIG_SYS_SDRAM_END (CONFIG_SYS_SDRAM_BASE+CONFIG_SYS_SDRAM_SIZE)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100199
200/* no SRAM available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201#undef CONFIG_SYS_SRAM_BASE
202#undef CONFIG_SYS_SRAM_SIZE
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_RAM_BASE CONFIG_SYS_SDRAM_BASE
205#define CONFIG_SYS_RAM_SIZE CONFIG_SYS_SDRAM_SIZE
206#define CONFIG_SYS_RAM_END CONFIG_SYS_SDRAM_END
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100207
Wolfgang Denk0191e472010-10-26 14:34:52 +0200208#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_SDRAM_END - GENERATED_GBL_DATA_SIZE)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100209
Wolfgang Denk0191e472010-10-26 14:34:52 +0200210#define CONFIG_SYS_PROM_SIZE (8192-GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_PROM_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET-CONFIG_SYS_PROM_SIZE)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100212
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_PROM_OFFSET-32)
214#define CONFIG_SYS_STACK_SIZE (0x10000-32)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100215
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200216#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
218# define CONFIG_SYS_RAMBOOT 1
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100219#endif
220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
222#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
223#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MALLOC_END (CONFIG_SYS_INIT_SP_OFFSET-CONFIG_SYS_STACK_SIZE)
226#define CONFIG_SYS_MALLOC_BASE (CONFIG_SYS_MALLOC_END-CONFIG_SYS_MALLOC_LEN)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100227
228/* relocated monitor area */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_RELOC_MONITOR_MAX_END CONFIG_SYS_MALLOC_BASE
230#define CONFIG_SYS_RELOC_MONITOR_BASE (CONFIG_SYS_RELOC_MONITOR_MAX_END-CONFIG_SYS_MONITOR_LEN)
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100231
232/* make un relocated address from relocated address */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200233#define UN_RELOC(address) (address-(CONFIG_SYS_RELOC_MONITOR_BASE-CONFIG_SYS_TEXT_BASE))
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100234
235/*
236 * Ethernet configuration uses on board SMC91C111, however if a mezzanine
237 * with a PHY is attached the GRETH can be used on this board.
238 * Define USE_GRETH in order to use the mezzanine provided PHY with the
239 * onchip GRETH network MAC, note that this is not supported by the
240 * template design.
241 */
242#ifndef USE_GRETH
243
244/* USE SMC91C111 MAC */
Ben Warren0fd6aae2009-10-04 22:37:03 -0700245#define CONFIG_SMC91111 1
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100246#define CONFIG_SMC91111_BASE 0x20000300 /* chip select 3 */
247#define CONFIG_SMC_USE_32_BIT 1 /* 32 bit bus */
248#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
249/*#define CONFIG_SHOW_ACTIVITY*/
250#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
251
252#else
253
254/* USE GRETH Ethernet Driver */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100255#define CONFIG_GRETH 1
Masahiro Yamadacbafcdf2015-05-26 10:58:31 +0900256#endif
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100257
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100258#define CONFIG_PHY_ADDR 0x00
259
260/*
261 * Miscellaneous configurable options
262 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_LONGHELP /* undef to save memory */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100264#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100266#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100268#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
270#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
271#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
274#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100277
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100278/*-----------------------------------------------------------------------
279 * USB stuff
280 *-----------------------------------------------------------------------
281 */
282#define CONFIG_USB_CLOCK 0x0001BBBB
283#define CONFIG_USB_CONFIG 0x00005000
284
285/***** Gaisler GRLIB IP-Cores Config ********/
286
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_GRLIB_SDRAM 0
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100288
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100289/* No SDRAM Configuration */
290#undef CONFIG_SYS_GRLIB_GAISLER_SDCTRL1
291
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100292/* See, GRLIB Docs (grip.pdf) on how to set up
293 * These the memory controller registers.
294 */
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100295#define CONFIG_SYS_GRLIB_ESA_MCTRL1
296#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG1 (0x10f800ff | (1<<11))
297#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG2 0x00000000
298#define CONFIG_SYS_GRLIB_ESA_MCTRL1_CFG3 0x00000000
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100299
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100300/* GRLIB FT-MCTRL configuration */
301#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1
302#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG1 (0x10f800ff | (1<<11))
303#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG2 0x00000000
304#define CONFIG_SYS_GRLIB_GAISLER_FTMCTRL1_CFG3 0x00000000
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100305
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100306/* DDR controller */
307#define CONFIG_SYS_GRLIB_GAISLER_DDRSPA1
308#define CONFIG_SYS_GRLIB_GAISLER_DDRSPA1_CTRL 0xa900830a
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100309
Daniel Hellstroma7da6a02010-01-25 09:56:08 +0100310/* no DDR2 Controller */
311#undef CONFIG_SYS_GRLIB_GAISLER_DDR2SPA1
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100312
Daniel Hellstrome045a4c2008-03-26 23:34:47 +0100313/* Identification string */
314#define CONFIG_IDENT_STRING "GAISLER LEON3 EP2S60"
315
316/* default kernel command line */
317#define CONFIG_DEFAULT_KERNEL_COMMAND_LINE "console=ttyS0,38400\0\0"
318
319#endif /* __CONFIG_H */